The present invention relates to transmitter output power control systems, and more particularly to local transmitter output power control systems for wireless applications.
Referring now to
The wireless transceiver 10 transmits and receives frames/packets and provides communication between two networked devices. In AdHoc mode, the two devices can be two laptop/personal computers. In infrastructure mode, the two devices can be a laptop/personal computer and an AP.
There are multiple different ways of implementing the transmitter 12 and the receiver 14. For purposes of illustration, simplified block diagrams of super-heterodyne and direct conversion transmitter and receiver architectures will be discussed, although other architectures may be used. Referring now to
An output of the mixer 24 is connected to an optional IF filter 26, which has an output that is coupled to an automatic gain control amplifier (AGCA) 32. An output of the AGCA 32 is coupled to first inputs of mixers 40 and 41. A second input of the mixer 41 is coupled to an oscillator 42, which provides a reference frequency. A second input of the mixer 40 is connected to the oscillator 42 through a −90° phase shifter 43. The mixers 40 and 41 convert the IF signals to baseband (BB) signals. Outputs of the mixers 40 and 41 are coupled to BB circuits 44-1 and 44-2, respectively. The BB circuits 44-1 and 44-2 may include low pass filters (LPF) 45-1 and 45-2 and gain blocks 46-1 and 46-2, respectively, although other BB circuits may be used. Mixer 40 generates an in-phase (I) signal, which is output to a BB processor 47. The mixer 41 generates a quadrature-phase (Q) signal, which is output to the BB processor 47.
Referring now to
Referring now to
Outputs of the mixers 64 and 72 are input to a summer 76. The summer 76 combines the signals into a complex signal that is input to a variable gain amplifier (VGA) 84. The VGA 84 is coupled to an optional IF filter 85. The optional IF filter 85 is connected to a first input of an IF to RF mixer 86. A second input of the mixer 86 is connected to an oscillator 87, which provides a reference frequency. An output of the mixer 86 is coupled to an optional RF filter 88. The optional RF filter 88 is connected to a power amplifier 89, which may include a driver. The power amplifier 89 drives an antenna 90 through an optional RF filter 91.
Referring now to
The transmitter 12 typically includes circuit elements that are implemented with both on-chip integrated circuits and off-chip components. On-chip circuit elements are typically active and are implemented using modern semiconductor processes. The on-chip circuit elements typically include mixers, variable gain amplifiers, power amplifiers, low pass filters, etc. Off-chip circuit elements are passive and typically include filters and matching networks. Due to semiconductor process variations and sensitivity of the on-chip transceiver components to environmental variations, such as temperature, compensation of the on-chip circuit elements is performed to improve transceiver performance. The gain of the circuit elements, which also depends upon the external circuit elements, cannot be easily compensated.
On-chip circuit elements can be compensated to provide finite and controlled performance and characteristics. However, the gain of the transmitter also depends upon the external circuit elements. If certain transistor technologies are employed (such as CMOS), the gain of the transmitter may also vary with temperature.
For example, an external filter may have attenuation that varies from −8 dB to −11 dB. The capacitance of matching circuits may vary +/−0.25 pF. The inductance of the matching circuits may vary +/−10%. The external filter may have insertion loss that varies from −1.5 dB to −2.5 dB. As a result of these variations, the output power delivered by the power amplifier may vary 3 to 6 dB. For example, a 20 dBm output signal at 100 mW can vary to a 14 dBm signal at 25 mW, which is an unacceptable variation.
A radio frequency (RF) transmitter power control system and method according to the present invention for a transmitter of a wireless local area network device includes a transmitter that transmits RF signals. A sensor detects at least one of amplitude and power of the RF signals and generates a sensed signal. A gain adjuster compares the sensed signal to a threshold signal and adjusts a gain and/or output power level of the transmitter.
In other features, the sensor detects an amplitude output by the transmitter and generates an amplitude signal. The gain adjuster includes a comparator that receives the amplitude signal and that compares the amplitude signal to the threshold signal. Alternately, the sensor detects the power output level of the transmitter and generates an output power level signal. The gain adjuster includes a comparator that receives the output power level signal and that compares the output power level signal to the threshold signal.
In still other features, the sensor senses the amplitude and/or the power of a first packet and the gain adjuster adjusts the gain and/or the output power level of the transmitter for a subsequent packet.
A radio frequency (RF) transceiver for a wireless local area network device according to the present invention includes a transmitter that transmits RF signals. A RF transmitter power control system adjusts a gain and/or an output power level of the transmitter based on amplitude and/or power of the transmitted RF signals.
In other features, transmitter includes a variable gain amplifier. The RF transmitter power control system adjusts a gain of the variable gain amplifier. The RF transmitter power control system includes a sensor that detects the amplitude and/or the power of the RF signal and that generates a sensed signal. A gain adjuster compares the sensed signal to a threshold signal and adjusts the gain of the transmitter.
In other features, the sensor detects an amplitude output by the transmitter and generates an amplitude signal. The gain adjuster includes a comparator that receives the amplitude signal and that compares the amplitude signal to the threshold signal. Alternately, the sensor detects power output by the transmitter and generates a power output level signal. The gain adjuster includes a comparator that receives the power output level signal and that compares the power output level signal to the threshold signal.
In still other features, the RF transmitter power control system senses the amplitude and/or the power of a first packet and the RF transmitter power control system adjusts the gain and/or output power level of the transmitter for a subsequent packet.
Further areas of applicability of the present invention will become apparent from the detailed description provided hereinafter. It should be understood that the detailed description and specific examples, while indicating the preferred embodiment of the invention, are intended for purposes of illustration only and are not intended to limit the scope of the invention.
The present invention will become more fully understood from the detailed description and the accompanying drawings, wherein:
The following description of the preferred embodiment(s) is merely exemplary in nature and is in no way intended to limit the invention, its application, or uses. For purposes of clarity, the same reference numbers will be used in the drawings to identify similar elements.
Referring now to
In many wireless communication systems such as wireless local area network (WLAN), the transmitter outputs a pre-amble and then data. The receiver gain is adjusted based on the received signal strength. The receiver amplifies the incoming signal to a desired level to optimize Signal to Noise Ratio (SNR) and dynamic range of the receiver. The gain adjustment is typically performed during the preamble. The adapted gain setting is constant during data reception. If the output power of a transmitter changes between the preamble and data, the receiver encounters dynamic range problems and/or can suffer from SNR degradation. The output power of the transmitter according to the present invention remains constant throughout a packet and is adjusted in between packets to provide packet-based power control.
Referring now to
WLAN communications are half-duplex. In other words, the receive and transmit functions occur at different times. Referring now to
Referring now to
An output of the register 188 is input to a counter 196. The counter 196 is preferably an up/down counter. A transmit detection circuit 198 outputs a transmit detect signal to the counter 196 and to a delay circuit 200. In a one embodiment, the transmit detection circuit 198 is high during transmission. An output of the delay circuit 200 is input to the register 188. An output from the counter 196 is input to a multiplexer 206. Additional inputs to the multiplexer 206 include control signals from control registers. An output of the multiplexer 206 is input to a transmitter gain control circuit, such as the variable gain amplifier 118 in
When powered up, the transceiver 10 is typically in the receive mode and the transmitter 12 is in “sleep” mode. The transceiver 10 initially transmits with a default gain setting for a specified power output level. The default gain setting is stored in the counter 196. A lookup table may be used to associate counter values with gain settings, as can be seen in
The control system 112 adjusts the gain setting of the transmitter either up or down depending upon the output of the sensor 114. For example, the sensor 114 may detect signal amplitude and/or power. The counter 196 is preferably updated once per packet during transmission. Gain adjustment is made prior to a subsequent packet. As can be appreciated, a few packets may be required before the gain and/or the output power level of the transmitter path settles to an appropriate gain setting.
In one embodiment, the sensor 114 is used to peak detect the output level of the power amplifier 118. The detected peak value is compared to the programmable threshold value (that is input to the differential amplifier 180). If the detected peak is higher than the threshold, the output of the differential amplifier 180 changes state, for example from “0” to “1”.
When the differential amplifier 180 changes state, the value of “1” is stored in the register 188 to indicate that the signal amplitude or power is larger than desired during the transmission of the current packet. At the end of the current transmission (i.e. as transceiver is exiting the transmitter mode), the up-down counter 196 will be updated depending on the state of the output of the register 188. In other words, the state of the output of the register 188 is the up-down control signal for the counter 196. It is possible that the output power will alternate between two adjacent gain settings (or output power levels) for multiple consecutive packets.
The output of the differential amplifier 180 is input to the register 188. The output of the register 188 is the up/down indicator for the counter 196 (for example, 1=Up and 0=Down). When the output of the latch=1/0, the up/down counter 196 counts up/down by a single count at the end of the transmitter enable signal. If the off-chip power amplifier 120 is used, then the power amplifier amplitude and/or power output is used as an input. An amplitude detect circuit typically includes an external capacitor that holds a peak value, an average value, or a time-based value. The implementation scheme as described above will result in an average output power meeting a desired threshold value. However, the output power may fluctuate between two power levels around the desired threshold value. Alternately, instead of adjusting the output power every packet, the output power can be updated once every so many packets that indicate the same up/down direction. For example, the output power level can be update after three (or any other number of) packets indicate up (or down) power adjustment is required. This type of control will minimize the frequency of output power adjustments.
In another exemplary implementation, the desired threshold value provided to the differential amplifier 180 surrounds the desired output power. Referring now to
If the current Vth is equal to Vth1 and the signal is larger than Vth1, then Vth is set equal to Vth2 for the next packet. If the output signal is less than Vth2 for the next packet, the output power will not be adjusted and Vth is reset to Vth1 for the next packet. If the output signal is greater than Vth2, output power is reduced (reduce gain and/or signal level) and Vth is not changed (Vth2).
If the current Vth is equal to Vth2 and the output signal is less than Vth2, then Vth is set equal to Vth1 for the next packet. If the output signal is greater than Vth1 for the next packet, then the output power will not be adjusted and Vth is reset to Vth2 for the next packet. If the output signal is less than Vth1, output power is increased (increase gain and/or signal level) and Vth is not changed (Vth1).
Referring now to
Referring now to
Referring now to
For example in one clock cycle, the threshold circuit 264 outputs the first threshold Vth1 to the inverting input. If the output signal is greater than the first threshold Vth1, the differential amplifier 180 outputs a first state during a first period. If the output signal is less than the first threshold Vth1, the differential amplifier 180 outputs a second state during the first period.
In a subsequent clock cycle, the output of the threshold circuit 264 is set equal to Vth2. If the output signal is greater than the second threshold Vth2, the differential amplifier 180 outputs the first state during a second period. If the output signal is less than the second threshold Vth2, the differential amplifier 180 outputs the second state during the second period. Based on the outputs during the first and second periods, the sample and hold circuit 260 increases, decreases, or makes no change to the gain and/or output power level.
Those skilled in the art can now appreciate from the foregoing description that the broad teachings of the present invention can be implemented in a variety of forms. Therefore, while this invention has been described in connection with particular examples thereof, the true scope of the invention should not be so limited since other modifications will become apparent to the skilled practitioner upon a study of the drawings, the specification and the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4031469 | Johnson | Jun 1977 | A |
5212826 | Rabe et al. | May 1993 | A |
5548840 | Heck | Aug 1996 | A |
5724653 | Baker et al. | Mar 1998 | A |
5752171 | Akiya | May 1998 | A |
5805988 | Clayton et al. | Sep 1998 | A |
5859559 | Hong et al. | Jan 1999 | A |
5886547 | Durec et al. | Mar 1999 | A |
6081701 | Norimatsu | Jun 2000 | A |
6118811 | Narumi et al. | Sep 2000 | A |
6122497 | Gilbert | Sep 2000 | A |
6324228 | Millward et al. | Nov 2001 | B1 |
6366622 | Brown et al. | Apr 2002 | B1 |
6560447 | Rahman et al. | May 2003 | B2 |
6639447 | Manku et al. | Oct 2003 | B2 |
6650883 | Stephane et al. | Nov 2003 | B1 |
6735420 | Baldwin | May 2004 | B2 |
20010028275 | Matsugatani et al. | Oct 2001 | A1 |
20020015458 | Van Sinderen | Feb 2002 | A1 |
20030003891 | Kivekas et al. | Jan 2003 | A1 |
20030027531 | Malhi et al. | Feb 2003 | A1 |
20030069049 | Poranen et al. | Apr 2003 | A1 |
20030129958 | Behzad | Jul 2003 | A1 |
20030228858 | Zhang et al. | Dec 2003 | A1 |
20040043742 | Beumer | Mar 2004 | A1 |