Claims
- 1. A lock detector circuit for producing a lock detection signal from output signals I and Q generated by a demodulator of a UQPSK signal, said circuit comprising:
- first signal processing means for receiving said signals I and Q to produce a signal A at a first terminal:
- A=KI.sup.2 Q.sup.2 -I.sup.4 -Q.sup.4,
- where K is a constant value;
- second signal processing means for receiving said signals I and Q to produce the signal B at a second terminal:
- B=4(I.sup.2 -Q.sup.2);
- and
- a switch having a plurality of switching positions, said switch coupling the control circuits of said demodulator to said first terminal in a first switching position, and coupling the control circuits of said demodulator to said second terminal in a second switching position, whereby said control circuits are responsive to said signal A or signal B.
- 2. A lock detector circuit as recited in claim 1, wherein said constant value K is substantially equal to 6.
- 3. A lock detector circuit for producing a lock detection signal from output signals I and Q generated by a demodulator of a UQPSK signal, said circuit comprising:
- first signal processing means for receiving said signals I and Q to produce a signal A at a first terminal:
- A=KI.sup.2 Q.sup.2 -I.sup.4 -Q.sup.4,
- where K is a constant value;
- second signal processing means for receiving said signals I and Q to produce the signal B at a second terminal:
- B=4(I.sup.2 -Q.sup.2);
- and
- a summing circuit coupled to said first terminal and said second terminal for forming the sum of the signals at said first and second terminals, wherein said summing circuit has an output that is coupled to the control circuits of said demodulator, and said control circuits are responsive to said sum of signals.
- 4. A lock detector circuit as recited in claim 3, wherein said constant value K is substantially equal to 6.
- 5. A lock detector circuit as recited in claim 1, wherein said second signal processing means comprises:
- first summing means for forming the sum I+Q;
- second summing means for forming the sum I-Q;
- and first multiplier means coupled to said first summing means and said second summing means for forming the product
- 4((I+Q)(I-Q))=B
- and transmitting said product to said second terminal.
- 6. A lock detector circuit as recited in claim 5, wherein said first signal processing means comprises:
- said second signal processing means;
- second multiplier means for forming the product 2IQ;
- third summing means coupled to said second signal processing means and said first multiplier means for forming the sum
- 2IQ-(I+Q) (I-Q);
- fourth summing means coupled to said second signal processing means and said first multiplier means for forming the sum
- 2IQ+(I+Q) (I-Q);
- and
- third multiplier means coupled to said third summing means and said fourth summing means for forming the signal A and transmitting said signal to said first terminal.
- 7. A method for producing a lock detector signal from the output signals I and Q generated by a demodulator of a UQPSK signal, said method comprising the steps of:
- forming a signal 6I.sup.2 Q.sup.2 -I.sup.4 -Q.sup.4 at a terminal A;
- forming a signal 4(I.sup.2 -Q.sup.2) at a terminal B; determining the ratio of the signals Q/I; and
- if said ratio is greater than or equal to 0.7, detecting the signal at terminal A; and, if said ratio is less than 0.7, detecting the signal at terminal B.
- 8. A method for producing a lock detector signal from the output signals I and Q generated by a demodulator of a UQPSK signal, said method comprising the steps of:
- forming a signal 6I.sup.2 Q.sup.2 -I.sup.4 -Q.sup.4 at a terminal A;
- forming a signal 4(I.sup.2 -Q.sup.2) at a terminal B; and
- forming the sum of said signals at terminal A and terminal B to produce said lock detector signal.
- 9. A method for producing a lock detector signal as recited in claim 7, wherein said step of forming said signal at a terminal A comprises the substeps of:
- forming the signal at terminal B as recited in claim 7;
- forming a first product signal 2IQ;
- forming a first sum signal by adding said first product signal and one-fourth of said signal at terminal B;
- forming a second sum signal by subtracting one-fourth of said signal at terminal B from said first product signal; and
- forming a third product signal by multiplying said first sum signal and said second sum signal, and transmitting said third product signal to said terminal A.
STATEMENT AS TO RIGHTS TO INVENTIONS MADE UNDER FEDERALLY-SPONSORED RESEARCH AND DEVELOPMENT.
This is a subject invention made with U.S. Government support under Subcontract No. F14000-J19513. The Government has certain rights in this invention.
US Referenced Citations (4)