1. Field of the Invention
The present invention relates generally to a semiconductor package mounting technique and, more specifically, to high density vertical surface mount packages. More particularly still, the present invention relates to vertical surface mount devices having retention apparatus or devices for holding the package to a surface mount location.
2. State of the Art
Integrated circuit semiconductor devices are fabricated on wafers of silicon to generate semiconductor devices or chips. Each of these chips forms an integrated circuit semiconductor device that must be packaged in order to be utilized within a computer system. One type of package is to encapsulate the semiconductor device in a plastic package, in some instances, with the semiconductor device being bonded to a die paddle of a leadframe. The individual leads of the leadframe are then connected to bond pads on the active surface of the semiconductor device using wires with the units being encapsulated in a suitable plastic or similar material. This plastic encapsulated semiconductor device then undergoes a trim and form operation that separates the interconnected packages on leadframe strips into individual entities and then bends the exposed leads of the remaining leadframe extending from the package. This is the traditional and most recognized form of semiconductor device package and utilizes a highly automated manufacturing technology.
Several types of semiconductor device packages that have found favor include a package having dual in-line metal lead packages or DIP, which typically were through hole soldered onto a printed circuit board, and a pin grid array (PGA) package that includes a plurality of under-leads that are usually either through hole soldered to a substrate or inserted in a receiving unit. Additional types of semiconductor device packages include the ball grid array, which is soldered onto the surface of the printed circuit board. Additionally, a new type of dual in-line lead design has been provided and is known as the small outline J-Lead package (or “SOJ” package). The SOJ package has advantages over the standard DIP design for the following reasons. First, the leads of a SOJ package are soldered to only one side of the circuit board, thus leaving the other side of the board free for the mounting of additional SOJ packages. Second, the leads are much less vulnerable to damage prior to board assembly; hence, there are fewer rejections. The SOJ package has extended to include a zig-zag in-line package or ZIP and provides advantages of allowing the package to be mounted vertically. Vertical packages have a narrower horizontal cross section than the horizontally attached DIP or SOJ or PGA packages. Vertical packages allow the distance between other vertical packages to be quite minimal to the horizontal packages.
In ZIP packages or in vertical packages, all leads exit through the lower edge of the package. Since the vertical packages with a single edge being attached to the printed circuit board must be held in place before a solder reflow operation is performed, they have a limited appeal because of the difficulty in maintaining the vertical packages in such vertical position.
Solutions have been provided to allow for the positioning of ZIP vertical packaging without the need for additional package support structures until the final attachment of the package to the circuit board during a solder reflow operation.
One such example is described in U.S. Pat. No. Reissue 34,794 (“the '794 reissue patent”), reissued Nov. 22, 1994. The '794 reissue patent describes a semiconductor package having a gull-wing zig-zag, in-line lead configuration and package anchoring devices. The anchoring devices allow the semiconductor package to be rigidly fixed to a circuit board such that each lead resiliently contacts its associated mounting pad on the board. The particular anchoring device includes anchoring pins having fish-hook type bars that lock against the other side of the board when the pegs are inserted through the holes. Further, the anchoring pins can be adhesively bonded in recesses as provided in a circuit board. This type of arrangement has several disadvantages. The first disadvantage is that the printed circuit board or circuit board must include holes for receiving the anchoring devices. These holes may crack and cause the circuit board to split along such a fracture, thus ruining the board. Additionally, since the anchoring devices are inflexible, they too may fracture and break and thus release the semiconductor package that is in a bias tension against the circuit board because of the anchoring devices. Furthermore, the anchoring devices must extend out from either side of the semiconductor devices, which anchoring devices may require additional spacing, thus limiting the number of packages that can be vertically mounted on the circuit board.
Accordingly, an improved type of vertical package of the ZIP where the anchoring apparatus overcomes the problems inherent in the prior solution of the anchoring devices inserted into the circuit board is needed.
The present invention relates to semiconductor package mounting techniques for high density vertical surface mount packages having retention apparatus for holding the package to a surface mount location.
Drawing
Drawing
J-shaped locking pins 20 are mounted to printed circuit board 22 either by being soldered in place or resiliently press fitted into printed circuit board 22. J-shaped locking pins 20 are also designed to resiliently flex when inserting and locking in place semiconductor device package 10 or when removing package 10. The gull-wing package leads 12 are resiliently biased against matching bonding pads on printed circuit board 22 when the package 10 is secured in place with J-shaped locking pins 20 resiliently engaging locking shoulders 14.
Package 10, as shown in drawing
Drawing
J-shaped locking pins 26 can be soldered in printed circuit board 22 or resiliently press fitted in printed circuit board 22. Further, J-shaped locking pins 26 are able to resiliently flex when loading or removing package 10.
Integrated circuit package 10 can be any type of circuit device contemplated for use within a computer system. For example, package 10 can be used to clear the memory devices of a computer system or be used to implement a memory storage device of a computer system. Other types of implementation may incorporate a processing unit that either provides the main functions of operation within a computer system or any preferable implantation processing capabilities such as for a video card or any other preferable device. An example of the manner in which the semiconductor device package 10 may be integrated into a computer system is illustrated in drawing FIG. 5.
Referring to drawing
Additional embodiments are possible with the concepts outlined in either drawing
Other embodiments will become readily apparent to those skilled in the art. As such, any such changes or modifications that are apparent to those skilled in the art may be made thereto without departing from the spirit and the scope of the invention as claimed.
This application is a continuation of application Ser. No. 10/117,294, filed Apr. 5, 2002, now U.S. Pat. No. 6,648,663, issued Nov. 18, 2003, which is a continuation of application Ser. No. 09/910,318, filed Jul. 20, 2001, now U.S. Pat. No. 6,398,573, issued Jun. 4, 2002, which is a continuation of application Ser. No. 09/400,126, filed Sep. 21, 1999, now U.S. Pat. No. 6,302,719, issued Oct. 16, 2001, which is a divisional of application Ser. No. 09/052,446, filed Mar. 31, 1998, now U.S. Pat. No. 6,071,139, issued Jun. 6, 2000.
Number | Name | Date | Kind |
---|---|---|---|
3216580 | Fricker | Nov 1965 | A |
4095253 | Yoshimura et al. | Jun 1978 | A |
4781612 | Thrush | Nov 1988 | A |
4946403 | Billman et al. | Aug 1990 | A |
4967262 | Farnsworth | Oct 1990 | A |
4973270 | Billman et al. | Nov 1990 | A |
4995825 | Korsunsky et al. | Feb 1991 | A |
5026297 | Krehbiel | Jun 1991 | A |
5030115 | Regnier et al. | Jul 1991 | A |
5041005 | McHugh | Aug 1991 | A |
5109318 | Funari et al. | Apr 1992 | A |
5209675 | Korsunsky | May 1993 | A |
5244403 | Smith et al. | Sep 1993 | A |
5254017 | Tondreault et al. | Oct 1993 | A |
5256078 | Lwee et al. | Oct 1993 | A |
5302133 | Tondreault | Apr 1994 | A |
RE34794 | Farnworth | Nov 1994 | E |
5366390 | Kinross et al. | Nov 1994 | A |
5387115 | Kozel et al. | Feb 1995 | A |
5397857 | Farquhar et al. | Mar 1995 | A |
5420751 | Burns | May 1995 | A |
5429523 | Tondreault | Jul 1995 | A |
5436203 | Lin | Jul 1995 | A |
5463531 | Choon et al. | Oct 1995 | A |
5469332 | Alvite | Nov 1995 | A |
5475919 | Wu et al. | Dec 1995 | A |
5481434 | Banakis et al. | Jan 1996 | A |
5490891 | Farquhar et al. | Feb 1996 | A |
5557504 | Siegel et al. | Sep 1996 | A |
5572457 | Michael | Nov 1996 | A |
5790381 | Derouiche et al. | Aug 1998 | A |
6071139 | Corisis et al. | Jun 2000 | A |
6095822 | Corisis et al. | Aug 2000 | A |
6238228 | Corisis et al. | May 2001 | B1 |
6262583 | Martin et al. | Jul 2001 | B1 |
6302719 | Corisis et al. | Oct 2001 | B1 |
6320247 | Sakamoto | Nov 2001 | B2 |
6330159 | Kinsman et al. | Dec 2001 | B1 |
6368136 | Corisis et al. | Apr 2002 | B2 |
6398573 | Corisis et al. | Jun 2002 | B1 |
6457985 | Corisis et al. | Oct 2002 | B1 |
6565374 | Corisis et al. | May 2003 | B2 |
Number | Date | Country | |
---|---|---|---|
20030211769 A1 | Nov 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09052446 | Mar 1998 | US |
Child | 09400126 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10117294 | Apr 2002 | US |
Child | 10458015 | US | |
Parent | 09910318 | Jul 2001 | US |
Child | 10117294 | US | |
Parent | 09400126 | Sep 1999 | US |
Child | 09910318 | US |