Claims
- 1. A logarithmic amplifier, comprising:
a high gain section having plural gain paths, each gain path including an amplifier and a signal limiter in series, and each gain path being connected in parallel to a common input, each of the gain paths having an output and a gain; the outputs of the plural gain paths being connected to a signal summation circuit and summed to form an output signal; a low gain section connected between the common input and the signal summation circuit; delay elements in plural gain paths of the high gain section and the low gain section, the delays of the delay elements being selected to compensate for variation between group and phase delay of the gain paths, the delay elements of at least two of the plural gain paths sharing a common amplifier; and the gain of each of the plural gain paths and the low gain section being selected so that the output signal varies logarithmically with the input voltage.
- 2. The logarithmic amplifier of claim 1 in which each delay element comprises a buffer amplifier.
- 3. The logarithmic amplifier of claim 2 in which each buffer amplifier is capacitatively loaded for delay compensation.
- 4. The logarithmic amplifier of claim 1 in which the highest gain path in the high gain section comprises at least two series connected amplifiers.
- 5. The logarithmic amplifier of claim 4 in which the highest gain path in the high gain section shares an amplifier with the next highest gain path in the high gain section.
- 6. The logarithmic amplifier of claim 1 in which each gain path in the high gain section shares an amplifier with another gain path in the high gain section.
- 7. The logarithmic amplifier of claim 1 further comprising an amplifier on the common input to the high gain section and low gain section.
- 8. The logarithmic amplifier of claim 1 in which the gain paths share amplifiers such that the number of gain paths in the logarithmic amplifier exceeds the number of amplifiers in the highest gain path of the high gain section by at least two.
- 9. The logarithmic amplifier of claim 1 in which the gains of the gain paths are selected such that the ratio of succeeding gains in the gain paths is a function of A−1 where A is equal to D1/N, D is the dynamic range of the logarithmic amplifier and N is the number of gain paths in the logarithmic amplifier.
- 10. The logarithmic amplifier of claim 1 in which the common input is connected to a source of an information signal.
- 11. The logarithmic amplifier of claim 10 in combination with a series connected Hilbert transformer to produce a control signal that is output to a phase modulator and combined with an envelope signal to produce a single sideband signal.
- 12. The logarithmic amplifier of claim 11 in which the envelope signal is carried on an optical carrier.
- 13. The logarithmic amplifier of claim 1 in which the low gain section has a gain path having a signal limiter with a larger limiting level than the limiting level of the signal limiters in the high gain section.
- 14. A logarithmic amplifier, comprising:
plural gain paths, one of the gain paths being a highest gain path and the highest gain path containing N amplifiers, where N is an integer greater than one, each gain path including an amplifier and a signal limiter in series, and each gain path being connected in parallel to a common input, each of the gain paths having an output and a gain; the outputs of the plural gain paths being connected to a signal summation circuit and summed to form an output signal; at least two of the gain paths sharing a common amplifier such that the logarithmic amplifier has at least N+2 gain paths; a low gain section connected between the common input and the signal summation circuit; and the gain of each of the plural gain paths and the low gain section being selected so that the output signal varies logarithmically with the input voltage.
- 15. The logarithmic amplifier of claim 14 in which the highest gain path in the high gain section comprises at least two series connected amplifiers.
- 16. The logarithmic amplifier of claim 15 in which the gain of the series connected amplifiers is distributed with higher gain closer to the common input.
- 17. The logarithmic amplifier of claim 14 in which the highest gain path in the high gain section shares an amplifier with the next highest gain path in the high gain section.
- 18. The logarithmic amplifier of claim 14 in which each gain path in the high gain section shares an amplifier with another gain path in the high gain section.
- 19. The logarithmic amplifier of claim 18 in which the minimum number of amplifiers is used by sharing of amplifiers in the high gain section to obtain a desired gain bandwidth product.
- 20. The logarithmic amplifier of claim 14 further comprising an amplifier on the common input to the high gain section and low gain section.
- 21. The logarithmic amplifier of claim 14 in which the gains of the gain paths are selected such that the ratio of succeeding gains in the gain paths is a function of A−1 where A is equal to D1/N, D is the dynamic range of the logarithmic amplifier and N is the number of gain paths in the logarithmic amplifier.
- 22. The logarithmic amplifier of claim 14 in which the common input is connected to a source of an information signal.
- 23. The logarithmic amplifier of claim 22 in combination with a series connected Hilbert transformer to produce a control signal that is output to a phase modulator and combined with an envelope signal to produce a single sideband signal.
- 24. The logarithmic amplifier of claim 23 in which the envelope signal is carried on an optical carrier.
- 25. The logarithmic amplifier of claim 14 in which the low gain section has a gain path having a signal limiter with a larger limiting level than the limiting levels of the signal limiters in the high gain section.
- 26. A logarithmic amplifier, comprising:
a high gain section having plural gain paths, each gain path including an amplifier and a signal limiter in series, and each gain path being connected in parallel to a common input, each of the gain paths having an output and a gain; the outputs of the plural gain paths being connected to a signal summation circuit and summed to form an output signal; the gains of the gain paths being selected such that the ratio of succeeding gains in the gain paths is a function of A−1 where A is equal to D1/N, D is the dynamic range of the logarithmic amplifier and N is the number of gain paths in the logarithmic amplifier; a low gain section connected between the common input and the signal summation circuit; and the gain of each of the plural gain paths and the low gain section being selected so that the output signal varies logarithmically with the input voltage.
- 27. The logarithmic amplifier of claim 26 further comprising a delay element in plural gain paths of the high gain section and the low gain, the delays of the delay elements being selected to compensate for variation between group phase delay of the gain paths and each delay element comprising a buffer amplifier.
- 28. The logarithmic amplifier of claim 27 in which each buffer amplifier is capacitatively loaded for delay compensation.
- 29. The logarithmic amplifier of claim 26 in which the highest gain path in the high gain section comprises at least two series connected amplifiers.
- 30. The logarithmic amplifier of claim 29 in which the highest gain path in the high gain section shares an amplifier with the next highest gain path in the high gain section.
- 31. The logarithmic amplifier of claim 26 in which each gain path in the high gain section shares an amplifier with another gain path in the high gain section.
- 32. The logarithmic amplifier of claim 26 further comprising an amplifier on the common input to the high gain section and low gain section.
- 33. The logarithmic amplifier of claim 26 in which the gain paths share amplifiers such that the number of gain paths in the logarithmic amplifier exceeds the number of amplifiers in the highest gain path of the high gain section by at least two.
- 34. The logarithmic amplifier of claim 26 in which the common input is connected to a source of an information signal.
- 35. The logarithmic amplifier of claim 34 in combination with a series connected Hilbert transformer to produce a control signal that is output to a phase modulator and combined with an envelope signal to produce a single sideband signal.
- 36. The logarithmic amplifier of claim 35 in which the envelope signal is carried on an optical carrier.
- 37. The logarithmic amplifier of claim 26 in which the low gain section has a gain path having a signal limiter with a larger limiting signal than the limiting signals of the signal limiters in the high gain section.
- 38. A logarithmic amplifier, comprising:
a high gain section having plural gain paths, each gain path including an amplifier and a signal limiter in series, and each gain path being connected in parallel to a common input, each of the gain paths having an output and a gain; the outputs of the plural gain paths being connected to a signal summation circuit and summed to form an output signal; a low gain section connected between the common input and the signal summation circuit; delay elements in plural gain paths of the high gain section and the low gain section, the delays of the delay elements being selected to compensate for variation between group and phase delay of the gain paths, each delay element comprising a capacitatively loaded amplifier; and the gain of each of the plural gain paths and the low gain section being selected so that the output signal varies logarithmically with the input voltage.
- 39. A logarithmic amplifier, comprising:
plural limiting gain stages connected together, the plural limiting gain stages having an input for receiving an input signal, and being connected together to an output for producing an output signal, each limiting gain stage having a gain selected so that the output signal varies logarithmically with the input signal; and each of the limiting gain stages incorporating a parallel feedback amplifier.
- 40. The logarithmic amplifier of claim 39 in which the plural limiting gain stages are cascaded together to form a serially coupled logarithmic amplifier.
- 41. The logarithmic amplifier of claim 40 in which each plural limiting gain stage comprises a limiting amplifier in parallel with a buffering network.
- 42. The logarithmic amplifier of claim 39 in which the plural limiting gain stages are connected in parallel to a common input and to a common summing output to form multiple parallel gain paths of a piece-wise approximate logarithmic amplifier.
- 43. The logarithmic amplifier of claim 42 in which the plural limiting gain stages each comprise at least one amplifier in series with a limiting amplifier.
- 44. The logarithmic amplifier of claim 43 in which at least two of the plural limiting gain stages share a common amplifier.
- 45. The logarithmic amplifier of claim 44 in which the plural limiting gain stages include a highest gain stage, and the highest gain stage incorporates at least two series connected amplifiers.
- 46. The logarithmic amplifier of claim 45 in which the highest gain stage shares a common amplifier with the next highest gain stage.
- 47. The logarithmic amplifier of claim 46 in which the gains of the gain stages are selected such that the ratio of succeeding gains in the gain stages is a function of A−1 where A is equal to D1/N, D is the dynamic range of the logarithmic amplifier and N is the number of stages paths in the logarithmic amplifier.
- 48. The logarithmic amplifier of claim 39 in which the input is connected to a source of an information signal.
- 49. The logarithmic amplifier of claim 48 in combination with a series connected Hilbert transformer to produce a control signal that is output to a phase modulator and combined with an envelope signal to produce a single sideband signal.
- 50. The logarithmic amplifier of claim 49 in which the envelope signal is carried on an optical carrier.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of the filing date of U.S. Provisional Application No. 60/304,475 filed Jul. 10, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60304475 |
Jul 2001 |
US |