Claims
- 1. An electronic circuit for converting input signals into output voltages at output terminals of said electronic circuit having a logarithmic relationship therewith comprising:
- a pair of transistors including first and second transistors connected between a first potential and a second potential, said pair of transistors having first current-carrying electrodes connected to each other and coupled to one of the first and second potentials, second current-carrying electrodes coupled to the other of said first and second potentials, and control electrodes coupled to said output terminals of said electronic circuit in order to obtain a potential difference between a voltage from said first current-carrying electrodes to the control electrode of said first transistor and a voltage from said first current-carrying electrodes to the control electrode of said second transistor;
- an impedance device having first and second nodes coupled to said second current-carrying electrodes of said transistors; and
- voltage generator means coupled between said second current carrying-electrodes and said output terminal of said electronics circuit for receiving said input signals externally supplied thereto, and for causing a certain voltage indicative of a potential difference between the input signals to be generated at said first and second nodes of said impedance device, output terminals of said voltage generator means being respectively connected to the control electrodes of said pair of transistors.
- 2. The circuit according to claim 1, wherein said voltage generator means comprising a pair of first and second differential amplifier means for receiving said input signal and for amplifying the input signal.
- 3. The circuit according to claim 2, further comprising:
- a level shift circuit provided between said first current-carrying electrodes of said pair of transistors and said one of the first and second potentials.
- 4. The circuit according to claim 2, wherein each of said first and second differential amplifier means comprises pairs of differential transistors.
- 5. A logarithmic transformation circuit comprising:
- a pair of first and second differential amplifier means for receiving a differential input signal and for amplifying the differential input signal, said first and second differential amplifier means each having a first input respectively coupled to the differential input signal, and a second input and an output;
- an impedance element, having first and second nodes, respectively connected to the second input of said first and second differential amplifier means at said first and second nodes;
- a pair of transistors including first and second transistors associated with said first and second differential amplifier means, having control electrodes respectively coupled to the output of said first and second differential amplifier means and output terminals of said logarithmic transformation circuit so as to obtain a potential difference between a voltage from said first current-carrying electrodes to the control electrode of said first transistor and a voltage from said first current-carrying electrodes to the control electrode of said second transistor, wherein said first current carrying electrodes connected to each other and said coupled to a ground potential, and second current carrying electrodes respectively connecting the first and second nodes to the second inputs of said first and second differential amplifier means and coupled to a power supply; and
- a level-shift circuit provided between said first current carrying electrodes of said pair of transistors and said ground potential.
- 6. The circuit according to claim 5, further comprising:
- another pair of transistors connected between said second current carrying electrodes of said pair of transistors and said first and second nodes, said another pair of transistors having control electrodes being DC-biased.
- 7. The circuit according to claim 5, wherein said impedance element includes a resistance element.
- 8. The circuit according to claim 5, wherein said first inputs of said differential amplifier means are inverting inputs and said second inputs of said differential amplifier means are non-inverting inputs.
- 9. The circuit according to claim 5, wherein said differential amplifier means comprises pairs of differential transistors, wherein loads of said differential transistors are coupled between current carrying electrodes of said differential transistors and one of the first and second potentials.
- 10. The circuit according to claim 9, wherein loads of said differential transistors are current sources.
- 11. The circuit according to claim 9, wherein loads of said differential transistors are current mirror circuits.
- 12. A logarithmic transformation circuit comprising:
- a pair of first and second differential amplifier means for receiving a differential input signal and for amplifying the differential input signal, said first and second differential amplifier means each having a first input respectively coupled to the differential input signal, a second input and an output;
- an impedance element connected to the second inputs of said first and second differential amplifier means;
- a pair of transistors including first and second transistors associated with said first and second differential amplifier means, having control electrodes respectively coupled to the output of said first and second differential amplifier means, first current carrying electrodes coupled to a ground potential, and second current carrying electrodes respectively connecting the first and second node to the second inputs of said first and second differential amplifier means and coupled to a power supply means; and
- level-shift circuits provided between said first current carrying electrodes of said pair of transistors and output terminals of said logarithmic transformation circuit, wherein said output terminals are taken between said level-shift circuit and ground potential.
Priority Claims (3)
Number |
Date |
Country |
Kind |
3-321873 |
Dec 1991 |
JPX |
|
4-194001 |
Jul 1992 |
JPX |
|
4-205486 |
Jul 1992 |
JPX |
|
Parent Case Info
This is a continuation, of application Ser. No. 07/986,043 filed on Dec. 4, 1992, now U.S. Pat. No. 5,465,070.
US Referenced Citations (4)
Continuations (1)
|
Number |
Date |
Country |
Parent |
986043 |
Dec 1992 |
|