Claims
- 1. A system of logic circuits comprising at least a first circuit and a second circuit, a data line for transferring a logic signal from said first circuit to said second circuit, and a clock line for providing a clock signal having clock pulses to said first circuit to control the transfer of the logic signal, said data line and said clock line each causing a delay in transmission of logic signals and clock pulses, respectively, and a delaying element for providing delayed clock pulses to said second circuit, wherein the total logic signal delay between said first circuit and said second circuit caused by at least one of geometrical distance and intervening circuit elements is less than the sum of the duration of a clock pulse period and the delay time of said delaying element and said first circuit and said second circuit each comprise a bistable circuit.
- 2. A system as claimed in claim 1, characterized in that the first and second bistable circuits comprise, respectively, the master and slave of a master/slave flip-flop, the delay time and a signal take-over time of the slave together being smaller than said sum of the duration of a clock pulse period and the delay time of said delaying element.
- 3. A system as claimed in claim 1, characterized in that the first and second bistable circuits comprise at least first and second master/slave flip-flop (FF) circuits, in which a logic signal from the first master/slave flip-flop circuit comprising a transmitting master/slave FF circuit is provided to the second master/slave flip-flop circuit comprising a receiving master/slave FF circuit, under the control of said clock signal which is provided to the masters of the master/slave FF circuits and via said delaying elements to the slaves of the master/slave FF circuits, the slave of the transmitting FF circuit located adjacent the master of the receiving FF circuit being integrated so that a delay of the signal from the transmitting slave to the receiving master is essentially smaller than the clock-pulse duration.
- 4. A system as claimed in claim 1, 2 or 3, further comprising a third circuit, characterized in that the sum of the delay time of the delaying element and a signal take-over time of said third circuit connected to an output of the second circuit, which third circuit comprises a master flip-flop (FF) and takes over the logic signal under the control of clock pulses, is at most equal to the duration of said clock signal.
- 5. A system as claimed in claim 1, 2 or 3, characterized in that the delaying element comprises at least two inverting circuits connected in series.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8502859 |
Oct 1985 |
NLX |
|
Parent Case Info
This is a continuation of application Ser. No. 251,067 filed Sept. 27, 1988 which was a continuation of Ser. No. 125,749 filed Nov. 20, 1987, which was a continuation of Ser. No. 890,599, filed July 30, 1986, all now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4540903 |
Cooke et al. |
Sep 1985 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0025294 |
Feb 1980 |
JPX |
0074815 |
Apr 1985 |
JPX |
Continuations (3)
|
Number |
Date |
Country |
Parent |
251067 |
Sep 1988 |
|
Parent |
125749 |
Nov 1987 |
|
Parent |
890599 |
Jul 1986 |
|