Claims
- 1. A circuit for a high speed logic gate structure comprising a multiple input stage having a plurality of transistors connected in parallel, a reference transistor connected to said plurality of transistors, and a plurality of differential pairs of transistors with outputs connected in parallel to provide a signal to the base of said reference transistor to provide differential outputs from the circuit.
- 2. A circuit according to claim 1, wherein said plurality of differential pairs of transistors are equal in number to said plurality of transistors of said multiple input stage.
- 3. A circuit according to claim 1, wherein said signal is complementary to output signals of said multiple input stage.
- 4. A circuit according to claim 1, wherein a resistance is provided between voltage input to the circuit and the base of said reference transistor.
- 5. A circuit according to claim 4, wherein a Schottky diode is provided in parallel to said resistance in order to prevent saturation of said differential pairs of transistors.
- 6. A circuit according to claim 1, wherein the circuit operates with a total supply voltage of about 1 volt.
Parent Case Info
This is a continuation of application Ser. No. 08/431,399, filed Apr. 28, 1995, now abandoned which is a continuation of Ser. No. 08/078,719, filed Jun. 16, 1993, now abandoned.
US Referenced Citations (12)
Non-Patent Literature Citations (4)
Entry |
ISSCC73/Feb. 16, 1973;1973 IEEE International Solid-State Circuits Conference, Session XIII: High Performance Logic, Z.E. Skokan. |
"Basic Integrated Circuit Engineering" McGraw-Hill Book Company, New York, 1975 pp. 492-497. |
"A Differential Logic Structure For Bipolar" Electronic Product Design, Jan. 1986, pp. 43-46. |
"Pulse, Digital, and Switching Waveforms" Millman et al, McGraw-Hill Book Company, 1965 pp. 358-359. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
431399 |
Apr 1995 |
|
Parent |
78719 |
Jun 1993 |
|