Claims
- 1. A logic gate, comprising:
an input terminal for receiving an input signal with two possible logic signal values; an output terminal for outputting an output signal with two possible logic signal values assigned two different logic voltage levels; a logic circuit connected between said input terminal and said output terminal and supplied by a supply potential exceeding the logic voltage levels; said logic circuit having a plurality of switching elements configured to operate according to the logic voltage levels, said logic circuit having an output path connected to said output terminal, said output path having at least two switching elements configured to operate according to the logic voltage levels, connected in series, and acting as a voltage divider.
- 2. The logic gate according to claim 1, wherein said switching elements are switching transistors.
- 3. The logic gate according to claim 1, wherein said output path is one of two reciprocally operating output paths with switching elements constructed and operating complementarily with respect to one another.
- 4. The logic gate according to claim 1, wherein said output path is one of two output paths constructed symmetrically with respect to one another and said output terminal forming a point of symmetry thereof.
- 5. The logic gate according to claim 1, wherein said output path is one of two output paths each having a further switching element connected in series with said at least two switching elements.
- 6. The logic gate according to claim 1, wherein said output path is one of two output paths each having a protective diode device for discharging leakage currents from said switching elements.
- 7. The logic gate according to claim 1, wherein the two logic voltage levels are substantially 3.6 volts and substantially 1.4 volts, and the supply potential is substantially 5 volts.
- 8. The logic gate according to claim 1, wherein said switching elements of said logic circuit are CMOS devices rated at 3.3 volt.
- 9. The logic gate according to claim 1, wherein said logic circuit is a circuit selected from the group consisting of a NOT gate, AND gate, NAND gate, OR gate, EXOR gate, NOR gate, and transmission gate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
198 25 061.4 |
Jun 1998 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This is a continuation of copending International Application PCT/DE99/01618, filed Jun. 1, 1999, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/01618 |
Jun 1999 |
US |
Child |
09729061 |
Dec 2000 |
US |