American Microsystems, Inc. 1984 MOS products catalog. |
X. Chen, S.L. Hurst; A Consideration of the Minimum Number of Input Terminals on Universal Logic Gates and Their Realization; Int. Journal Electronics, vol. 50, No. 1, 1-13; 1981. |
K. El-Ayat, A. El Gamal, R. Guo, J. Chang, Ricky Mak, F. Chiu, E. Hamdy, J. McCollum, A. Mohsen; A CMOS Electrically Configurable Gate Array; IEEE vol. 24, No. 3, Jun. 1989. |
A. El Gamal, J. Greene, J. Reyneri, E. Rogoyski, K. El Ayat, A. Mohsen, An Architecture for Electrically Configurable Gate Array; IEEE, vol. 24, No. 2, Apr. 1989. |
H. Fujiwara, K. Kinoshita, H. Ozaki; Universal Test Sets for Programmable Logic Arrays, International Symposium on Fault-tolerant Computing, IEEE, p. 137, 1980. |
A. El Gamal, J. Greene, J. Reyneri, E. Rogoyski, K. El-Ayat, A. Mohsen; An Architecture For Electrically Configurable Gate Arrays; IEEE, Custom Integrated Circuits Conference, 1988. |
G. Gentile, M.G. Sami M. Terzoli, Design of Switches for Self-Reconfiguring VLSI Array Structures; Microprocessing and Microprogramming, 14; pp. 99-108, 1984. |
D. Greer, An Associative Logic Matrix, IEEE Journal of Solid-State Circuits, vol. SC-11, No. 5, p. 679, Oct. 1976. |
J.P. Hayes; A Unified Switching Theory with Applications to VLSI Design, Proceedings of the IEEE, vol. 70, No. 10, Oct. 1982. |
S.J. Hong, D.L. Ostapko; FITPLA: A Programmable Logic Array for Function Independent Testing, IEEE 1980, p. 131Transactions on Electronic Computers |
MOSFET Lood-Ahead Bit Incrementor/Decrementor, IBM Technical Disclosure Bulletin; vol. 28 No. 2 Jul. 1985. |
O. Ishizuka, Synthesis of a Pass Transistor Network Applied to Multi-Valued Logic, The Sixteenth International Symposium on Multiple-valued Logic; May 27-29, p. 51, 1986. |
W.H. Kautz, K.N. Levitt, A. Waksman, Cellular Interconnection Arrays, IEEE Transactions On Computers, vol. C-17, No. 5, p. 443, May 1968. |
W.H. Kautz, Cellular Logic-in-Memory Arrays, IEEE Transactions on Computers, vol. C-18, No. 8, p. 719, Aug. 1969. |
Z. Lotfi, A. Tossar, 8057 L'Onde Electrique, vol. 59, Nov. 1979 No. 11. |
Databook and Design Manual; HCMOS Macrocells Manual; Oct. 1986. |
T.E. Mangir; Sources of Failures and Yield Improvement for VLSI and Restructurable Interconnects for RVLSI and WSI: Part II -Restructurable Interconnects for RVLSI and WSI, Proceedings of the IEEE vol. 72, No. 12, Dec. 1984. |
Motorola; CMOS Logic Data, Series B; 1988. |
S. Murugesan; Programmable Universal Logic Module; Int. Journal Electronics, vol. 40, No. 5 p. 509, 1976. |
S.S. Patil and T.A. Welch, A Programmable Logic Approach for VLSI, IEEE Journal of Solid-State Circuits, vol. C-28, No. 9, p. 594, Sep. 1979. |
Programmable Logic Devices Databook and Design Guide; 1990. |
J. Rose; The Effect of Logic Block Complexity on Area of Programmable Gate Arrays; IEEE 1989. |
J. Sklansky, Conditional-Sum Addition Logic; IEEE Transactions on Electrical Computers; 1959. |
A. Srivastava, S. Gupta C. Shekhar, Computer-Aided Design of an Eight Bit Binary Counter N-MOS Chip for Large Scale Integration (LSI), Microelectronics and Reliability; Pergamon Press, vol. 24, No. 5, p. 885, 1984. |
S. Wahlstrom, E. Fong, M.S.C. Chung, J. Gan, J. Chan; An 11000-Fuse Electrically Erasable Programmable Logic Device (EEPLD) with an Extended Macrocell; IEEE; 1988. |
S.C. Wong, H.C. So, J.H. Ou, J. Costello, A 5000-Gate CMOS EPLD With Multiple Logic And Interconnect Arrays; IEEE 1989, Custom Integrated Circuits Conference. |
R.A. Wood; A High Density Programmable Logic Array Chip; IEEE Transaction on Computers vol. C-28 No. 9, Sep. 1979. |
S.S. Yau, C.K. Tang; Universal Logic Modules and Their Applications, IEEE Transactions On Computers, vol. C-19, No. 2, p. 141, Feb. 1970. |
Volker Popvici, Bistabile Kippstufen aus Universalen Logikschaltungen, Elektronik 1972. |