This is a Continuation of U.S. patent application Ser. No. 08/415,557, filed Apr. 3, 1995, and entitled "Logic Signal Validity Verification Apparatus."
Number | Name | Date | Kind |
---|---|---|---|
3705357 | Carter et al. | Dec 1972 | |
4719629 | Wang | Jan 1988 | |
5059834 | Tago et al. | Oct 1991 | |
5311479 | Harada | May 1994 | |
5345453 | Bayer et al. | Sep 1994 | |
5376915 | Takeuchi et al. | Dec 1994 |
Number | Date | Country |
---|---|---|
402116216 | Apr 1990 | JPX |
Entry |
---|
Duke et al, "Fail-Safe Storage Cell", IBM Tech. Discl. Bull., vol. 11, No. 10, Mar. 1969, pp. 1229-1230. |
Boland, "Two-Level NOT Exclusive OR", IBM Tech. Disc. Bull., vol. 7, No. 9, Feb. 1965, pp. 743-744. |
Boudeile, "One Out of N Detector", IBM Tech. Disc. Bull., vol. 13, No. 6, Nov. 1970, pp. 1490-1491. |
Number | Date | Country | |
---|---|---|---|
Parent | 415557 | Apr 1995 |