The present U.S. Patent Application is related to co-pending U.S. patent application Ser. No. 13/104,478, entitled “REACHABILITY ANALYSIS BY LOGICAL CIRCUIT SIMULATION FOR PROVIDING OUTPUT SETS CONTAINING SYMBOLIC VALUES”, filed contemporaneously herewith, the disclosure of which is incorporated herein by reference.
1. Field of the Invention
The present invention is related to circuit simulation by over-approximation techniques that reduce simulation burden over that of exhaustive analysis, and more specifically to simulation programs, methods and system that use symbolic states in the results of the simulation to enhance the simulation, perform netlist reduction and other model simplification.
2. Description of Related Art
Logic simulators typically verify designs of processor integrated circuits (ICs), as well as other large-scale logic, by observing certain behaviors during the simulation process and reducing the netlist that describes the logic in various ways using the information gathered during the simulation process.
One part of the simulation performed on such devices is reachability analysis, which in present systems is typically an approximate reachability analysis that, through certain assumptions, reduces the amount of time to approximate very closely the state-space that can be reached by the logic in a device, or a portion of a device being simulated. By using values of initial state including both binary states as well as an unknown state, behavior of the logic can be observed and any logic output that appears to resolve to one of the two known states, or to a pattern oscillating between the two known states, can be simplified. Through this process, the simulation can be trimmed dynamically while in process, leading to an approximate, but generally valid description of the state flow of the logic that is obtained in a far shorter time than would be possible with exhaustive simulation.
However, due to the very large and increasing size of logic designs, even existing techniques are time-consuming and memory intensive. Therefore, it would be desirable to provide a simulation program, method and system that have improved performance and/or reduced memory requirements.
The invention is embodied in a computer-performed method, computer system and computer program product that reduce or simplify logic designs using simulation results that contain symbolic values. The computer system is a computer system executing program instructions for carrying out the method and the computer program product is a program for carrying out the method.
The method receives the results of a simulation that includes symbolic values that represent one or more inputs to the logic and that appear in the simulation results. Relationships between nodes and between nodes and the inputs are observed and used to reduce the netlist and/or simplify the logic design, which may include merging nodes that assume the same symbolic value, or value derived from one or more symbolic values, detecting oscillators and transients having states dependent on one or more symbolic values and detecting chicken switch-dependent nodes.
The foregoing and other objectives, features, and advantages of the invention will be apparent from the following, more particular, description of the preferred embodiment of the invention, as illustrated in the accompanying drawings.
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, further objectives, and advantages thereof, will best be understood by reference to the following detailed description of the invention when read in conjunction with the accompanying Figures, wherein like reference numerals indicate like components, and:
The present invention encompasses computer-performed methods and programs for receiving simulation results for digital logic circuits and performing netlist reduction and/or simplification using observations of node dependencies on symbolic values that represent input values applied to the digital logic circuits and combinations of those symbolic values generated by the digital logic circuit. The symbolic values are used, along with the non-symbolic values in the results, to perform netlist reduction, as well as other logic simplification such as oscillator detection and modeling, transient node detection and chicken switch detection. The above-incorporated U.S. Patent Application provides detailed disclosure of a simulation technique that can be used to provide the input to such netlist reduction and logic simplification, but other simulation results, such as results from a Symbolic Trajectory Evaluation (STE) analysis that uses at least some symbolic values to represent inputs and relates the current states to next states through antecedent=>consequent state relationships rather than explicit circuit equations that relate the states as in the techniques disclosed in the above-incorporated U.S. Patent Application.
Referring now to
Referring now to
The algorithm illustrated in
Referring now to
Function SynthesizeRegister( ) attempts to minimize the number of registers introduced, in contrast to the algorithm of
Referring now to
Referring now to
As noted above, portions of the present invention may be embodied in a computer program product, which may include firmware, an image in system memory or another memory/cache, or stored on a fixed or re-writable media such as an optical disc having computer-readable code stored thereon. Any combination of one or more computer readable medium(s) may store a program in accordance with an embodiment of the invention. The computer readable medium may be a computer readable signal medium or a computer readable storage medium. A computer readable storage medium may be, for example, but not limited to, an electronic, magnetic, optical, electromagnetic, infrared, or semiconductor system, apparatus, or device, or any suitable combination of the foregoing. More specific examples (a non-exhaustive list) of the computer readable storage medium would include the following: an electrical connection having one or more wires, a portable computer diskette, a hard disk, a random access memory (RAM), a read-only memory (ROM), an erasable programmable read-only memory (EPROM or Flash memory), an optical fiber, a portable compact disc read-only memory (CD-ROM), an optical storage device, a magnetic storage device, or any suitable combination of the foregoing.
In the context of the present application, a computer readable storage medium may be any tangible medium that can contain, or store a program for use by or in connection with an instruction execution system, apparatus, or device. A computer readable signal medium may include a propagated data signal with computer readable program code embodied therein, for example, in baseband or as part of a carrier wave. Such a propagated signal may take any of a variety of forms, including, but not limited to, electro-magnetic, optical, or any suitable combination thereof. A computer readable signal medium may be any computer readable medium that is not a computer readable storage medium and that can communicate, propagate, or transport a program for use by or in connection with an instruction execution system, apparatus, or device. Program code embodied on a computer readable medium may be transmitted using any appropriate medium, including but not limited to wireless, wireline, optical fiber cable, RF, etc., or any suitable combination of the foregoing.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form, and details may be made therein without departing from the spirit and scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
5537580 | Giomi et al. | Jul 1996 | A |
5752000 | McGreer et al. | May 1998 | A |
5774370 | Giomi et al. | Jun 1998 | A |
6077305 | Cheng et al. | Jun 2000 | A |
6370495 | Weddle et al. | Apr 2002 | B1 |
6698001 | Bae | Feb 2004 | B2 |
6836877 | Dupenloup | Dec 2004 | B1 |
6931611 | Martin et al. | Aug 2005 | B2 |
7310790 | Melham et al. | Dec 2007 | B2 |
7380222 | Baumgartner et al. | May 2008 | B2 |
7428712 | Singh et al. | Sep 2008 | B1 |
7464015 | Iwashita | Dec 2008 | B2 |
7475370 | Baumgartner et al. | Jan 2009 | B2 |
20060248483 | Baumgartner et al. | Nov 2006 | A1 |
20070179639 | Sakai | Aug 2007 | A1 |
20080109769 | Baumgartner et al. | May 2008 | A1 |
20080235637 | Baumgartner et al. | Sep 2008 | A1 |
20100042965 | Baumgartner et al. | Feb 2010 | A1 |
20100185993 | Baumgartner et al. | Jul 2010 | A1 |
20100251199 | Baumgartner et al. | Sep 2010 | A1 |
20100293513 | Baumgartner et al. | Nov 2010 | A1 |
20110093824 | Baumgartner et al. | Apr 2011 | A1 |
20110093825 | Baumgartner et al. | Apr 2011 | A1 |
Entry |
---|
Case, et al., “Enhanced Verification by Temporal Decomposition”, Formal Methods in Computer-Aided Design (FMCAD) Conference, Nov. 2009, Austin TX. |
Wilson, et al., “Reliable Verification Using Symbolic Simulation with Scalar Values”, Design Automation Conference (DAC) Jun. 2000, pp. 124-129, Los Angeles, CA. |
Cheng, Adriel, “Symbolic Trajectory Evaluation (STE)”, website, page downloaded from http://www.eleceng.adelaide.edu.au/personal/acheng/public/ste/ste.html on Apr. 21, 2011. |
Velev, et al., “Efficient Modeling of Memory Arrays in Symbolic Ternary Simulation”, TACAS '98 Portugal, Mar. 1998. |
Number | Date | Country | |
---|---|---|---|
20120290992 A1 | Nov 2012 | US |