The present disclosure relates generally to the field of integrated circuits, and more specifically to low drop-out (LDO) voltage regulators for noise-sensitive individual analog circuits, such as phase-lock loops (PLLs) and other embedded analog cores within a system-on-chip (SoC).
Embedded analog circuits such as phase lock loops (PLLs), voltage controlled oscillators (VCOs), digital to analog converters (DACs), analog to digital converters (ADCs), and radio frequency (RF) transceivers rely on a wide bandwidth noise-free power supply voltages to meet phase-noise, timing-jitter, spurious-free dynamic range, and low-noise figure requirements in individual blocks.
As more SoC designs progress toward embedding more analog circuits along with digital processors in the same silicon die, it is desirable to include independent low-noise voltage regulators for each embedded analog core to improve circuit isolation.
Low Drop-Out (LDO) voltage regulators have been traditionally used to meet this requirement. However, it is a design challenge to implement a wide bandwidth power supply rejection ratio (PSRR) LDO voltage regulator using only on-chip components.
Traditionally phase lock loops (PLLs) and embedded analog cores use independent power-supply bumps to get a clean power supply connection. The number of power-supply bumps and silicon die bond pads increases as multiple PLLs and embedded analog cores are integrated into a system-on-chip (SoC).
The power-supply bumps refer to a solder ball connection between a packaged integrated circuit (IC) and the main application circuit board. By incorporating LDO voltage regulators on the IC, the number of power-supply and ground connections can be minimized, thereby reducing the packaged IC pin count, chip and main application circuit board routing complexity.
The configuration of PMOS device 204 and IC load 208 results in two closely-spaced poles that require compensation for stability. In general, a Miller-compensation capacitor (Cc) 206 is used to realize a dominant pole at gate G of PMOS device 204. However, the Miller-compensation capacitor (Cc) 206 results in a zero in the transfer function between the supply voltage (VDD) to LDO voltage regulator output voltage (VREG) (herein after referred to the “supply-to-output transfer function”). A zero in the supply-to-output transfer function compromises the power supply rejection ratio (PSRR) at frequencies above the stated zero frequency.
A reference voltage VREF is provided on the inverting terminal 211 of the error amplifier circuit 202. The output voltage from the error amplifier circuit 202 is denoted as Vout. A feedback loop extends from the VREG node to the non-inverting terminal 212 of the error amplifier circuit 202. VREF is typically provided by a precision band-gap reference and is equal to the desired VREG voltage. Alternatively, VREF may be a programmable voltage by using a band-gap reference in conjunction with a digital-to-analog converter to set the desired VREG voltage.
As shown in
There is a need therefore for a low drop-out (LDO) voltage regulator integrated circuit with improved wide bandwidth power supply rejection ratio (PSRR).
A low drop-out (LDO) voltage regulator with a wide bandwidth power supply rejection ratio (PSRR) is described. In one aspect, the LDO voltage regulator includes two individual voltage regulator circuit stages. A first stage voltage regulator circuit output is at an intermediate voltage (VINT) between an input supply voltage (VDD) and a final regulated output voltage (VREG). A second stage voltage regulator circuit output is at the final regulated output voltage (VREG) and is optimized for noise-sensitive analog circuits across a wide operating bandwidth. The first stage voltage regulator circuit has a zero frequency while the second stage voltage regulator circuit has a matching pole frequency to minimize the AC response from VDD to VREG across all frequencies.
To facilitate understanding, identical reference numerals have been used where possible to designate identical elements that are common to the figures, except that suffixes may be added, when appropriate, to differentiate such elements. The images in the drawings are simplified for illustrative purposes and are not necessarily depicted to scale.
The appended drawings illustrate exemplary configurations of the disclosure and, as such, should not be considered as limiting the scope of the disclosure that may admit to other equally effective configurations. Correspondingly, it has been contemplated that features of some configurations may be beneficially incorporated in other configurations without further recitation.
The word “exemplary” is used herein to mean “serving as an example, instance, or illustration.” Any embodiment or design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other embodiments or designs.
The wide bandwidth power supply rejection ratio (PSRR) low drop-out (LDO) voltage regulator generates a clean voltage supply for noise-sensitive individual analog circuits, such as phase lock loops (PLLs), voltage controlled oscillators (VCOs), reference current generator for high-speed digital to analog converters (DACs), reference band-gap voltage generator for high-speed analog to digital converters (ADCs), and other wide-bandwidth analog cores. Utilizing individual wide bandwidth PSRR LDO voltage regulators for separate analog circuit blocks in a SoC allows package power-supply bumps to be shared between multiple PLLs and other analog embedded cores; thereby reducing the number of package power supply-bumps required for noise-sensitive analog circuits.
LDO voltage regulator 300 functions to decouple the dominant zero from the dominant pole in the supply-to-output transfer function. LDO voltage regulator 300 includes a first stage voltage regulator circuit 301a and a second stage voltage regulator circuit 301b. First stage voltage regulator circuit 301a is a wide bandwidth stage and has an output gain that is higher than that of second stage voltage regulator circuit 301b. Second stage voltage regulator circuit 302b is a narrow bandwidth stage. First stage voltage regulator circuit 301a and second stage voltage regulator circuit 301b include a first-stage error amplifier circuit 302a and a second-stage error amplifier circuit 302b, respectively. The outputs of each of the first-stage error amplifier circuit 302a and second-stage error amplifier circuit 302b are coupled to the drains of PMOS devices 304 and 305, respectively. LDO voltage regulator 300 as configured has pole-zero cancellation in the supply-to-output transfer function resulting in a wide-bandwidth PSRR, as shall be explained in greater detail below.
First stage voltage regulator circuit 301a further includes regulator loop 310a which is configured to be approximately 10 times wider in frequency bandwidth than that of regulator loop 310b in second stage voltage regulator circuit 301b. Regulator loops 310a and 310b have little to no effect on settling behavior of the each other.
Additionally, the supply-to-output transfer function dominant pole of second stage voltage regulator circuit 301b and the supply-to-output transfer function dominant zero of first stage voltage regulator circuit 301a are placed on top of each other (at the same frequency) to achieve a wide bandwidth PSRR. The supply-to-output transfer function dominant zero of the first stage voltage regulator circuit 301a is created by a Miller-compensation capacitor (Cc1) 307.
First stage voltage regulator circuit 301a has a supply voltage VDD that is regulated down to an intermediate voltage VINT. VINT is regulated down to a final voltage VREG at the output of second stage voltage regulator circuit 301b. Since the intermediate voltage VINT provides a low-impedance source node, the output of the first-stage error amplifier circuit 302a in the first stage voltage regulator circuit 301a forms the dominant pole in the loop transfer function.
A low-impedance on node VINT helps place the dominant pole in the loop transfer function at a high frequency and achieve a wide-band design. In the supply-to-output transfer function for the first stage voltage regulator circuit, this is equivalent to pushing the dominant zero, created by the Miller compensation capacitor (Cc1) 307, further out in frequency. Furthermore, the low-impedance node at the intermediate voltage VINT also provides additional PSRR between VDD and VINT.
In the presently shown embodiment, first stage voltage regulator circuit 301a and second stage voltage regulator circuit 301b include individual one-stage error amplifier circuits. Second stage voltage regulator circuit 301b is designed such that node VREG forms the dominant pole of loop transfer function. In order to ensure regulator loop stability, the second-stage error amplifier circuit 302b is designed for a moderate to low gain.
Each stage voltage regulator circuit 301a and 301b of the two-stage LDO voltage regulator 300 is implemented using a corresponding error amplifier circuit 302a or 302b driving a common-source PMOS device 304 or 305, at the output stage, of the respective error amplifier circuit, as shown in
PMOS device 304 includes drain D1, gate G1 and source S1. PMOS device 305 similarly has a drain D2, gate G2 and source S2. PMOS device 305 is further coupled to decoupling capacitor (CL) 312 at the drain D2 to suppress LDO voltage regulator output noise at higher frequencies and to provide compensation by forming the dominant pole in loop transfer function. Node VREG sits between the drain D2 and output load 306. Output load 306 includes decoupling capacitor (CL) 312 which is in parallel with resistive load (RL) 314 and current device (IL) 316, the latter representing the load current of one or more active analog core circuits (PLL, VCO, DAC, ADC, etc).
A reference voltage VREF is provided on the inverting terminal 320 of the error amplifier circuit 302a. The output voltage from the error amplifier circuit 302a is denoted as Vout1. A feedback loop 310a of first stage voltage regulator circuit 301a extends from node VINT to the non-inverting input 322 of error amplifier circuit 302a with resistor divider circuit 308 composed of R2 and R1 to set the loop gain. The positive supply voltage terminal of the error amplifier circuit 302a is coupled to the source S1 of PMOS device 304 with a source voltage VDD.
A reference voltage VREF is provided on the inverting terminal 324 of the error amplifier circuit 302b. The source S2 of PMOS device 305 is coupled to node VINT from first stage voltage regulator circuit 301a. The output voltage from the error amplifier circuit 302b is denoted as Vout2. A feedback loop 310b of second stage voltage regulator circuit 301b extends from node VREG at the drain D2 of PMOS device 305 to the non-inverting terminal 326 of error amplifier circuit 302b. The positive supply voltage terminal of the error amplifier circuit 302b is coupled to node VINT. The loop gain is set to unity, as node VREG will track the DC voltage present at VREF (VREG=VREF).
As mentioned previously, first stage voltage regulator circuit 301a is a wide bandwidth stage. Assuming a one-stage error amplifier circuit, gain (Ao1) for the output device of first stage 301a is defined according to equation (1):
where gmo1, gmo2, and ro1 are defined as the transconductance of PMOS devices 304 and 305, and the output impedance of first stage voltage regulator circuit 301a respectively. Exemplary values are provided in Table 1 below.
At the drain D1 of PMOS device 304 and specifically, node VINT, a non-dominant pole is formed. The transfer function between VDD and the intermediate voltage node VINT has a pole frequency (ωo1) defined as according to equation (2):
where Co1, gmo2, and ro1 are defined as the capacitance at VINT node in
The output node of error amplifier circuit 302a forms the dominant pole. The error amplifier circuit 302a pole frequency (ωa1) is defined as according to equation (3):
where ra1, and Ca1 are defined as the output impedance of error amplifier circuit 302a, and the effective output capacitance at error amplifier circuit 302a, respectively. Exemplary values are provided in Table 1 below.
The DC supply rejection (Svint_Vdd) at node VINT node is defined according to equation (4):
where gmo2 and ro1 are defined as the transconductance of PMOS device 305, and the output impedance of first stage voltage regulator circuit 301a, respectively. Exemplary values are provided in Table 1 below.
The supply to the intermediate voltage VINT node transfer function (Hvint_vdd) is defined according to equation (5):
where Svint_vdd is defined in equation (4) above; Aa1 is the open-loop amplifier gain of first stage voltage regulator circuit 301a; Ao1 is the gain of the first stage output PMOS device 304 calculated in equation (1); ωo1 is the pole frequency of equation (2) in radians/sec; ωa1 is the error amplifier circuit 302a pole frequency in radians/sec according to equation (3) above; and s is a variable corresponding to frequency jω in radians/sec. Exemplary values are provided in Table 1 below.
The open-loop gain function (Holoop1) for first stage voltage regulator circuit 301a is defined according to equation (6):
where Aa1 is the open-loop amplifier gain of the first stage voltage regulator circuit 301a; Ao1 is the loop gain of the first stage voltage regulator circuit 301a calculated in equation (1); ωo1 is the pole frequency of equation (2) in radians/sec; ωa1 is the error amplifier circuit 302a pole frequency in radians/sec according to equation (3) above; and s is a variable corresponding to frequency jω in radians/sec. Exemplary values are provided in Table 1 below. Similar expressions are defined below for second stage voltage regulator circuit 301b. Second stage voltage regulator circuit 301b is a narrow-band stage. The output gain (Ao2) at PMOS device 305 is defined according to equation (7):
where gmo2, ro2, and rload are defined as the transconductance of PMOS device 305, the output impedance of second stage voltage regulator circuit 301b, and the load resistance RL within output load 306, respectively. Exemplary values are provided in Table 1 below.
Node VREG forms the dominant pole. The VREG pole frequency (ωo2) is defined below according to equation (8):
where ro2, rload, and CL are defined as the output impedance of second stage voltage regulator circuit 301b, the load resistance RL, and CL within output load 306 respectively. Exemplary values are provided in Table 1 below.
The second-stage error amplifier circuit 302b pole forms the non-dominant pole. The non-dominate pole frequency (ωa2) is defined below according to equation (9):
where ra2 and Ca2 are the resistance and capacitance at the output of the second stage error amplifier circuit 302b, respectively. Exemplary values are provided in Table 1 below.
DC rejection Svreg_vdd from VDD to the VREG node is defined according to equation (10):
where ro2 and rload are defined as the output impedance of second stage voltage regulator circuit 301b and the load resistance RL within output load 306, respectively. Exemplary values are provided in Table 1 below.
The AC transfer function from VINT to the VREG node (Hvreg_vint) is defined according to equation (11):
where Svreg_vint is the DC rejection according to equation (10) above; Aa2 is the open-loop amplifier gain of second stage voltage regulator circuit 301b; Ao2 is the loop gain of second stage voltage regulator circuit 301b calculated in equation (7); ωo2 is the pole frequency of equation (8) in radians/sec; ωa2 is the error amplifier circuit 302b pole frequency in radians/sec according to equation (9) above; and s is a variable corresponding to frequency jω in radians/sec. Exemplary values are provided in Table 1 below.
Open-loop gain function of second stage voltage regulator circuit 301b is defined below according to equation (12)
where Aa2 is the open-loop amplifier gain of second stage voltage regulator circuit 301b; Ao2 is the gain of PMOS device 305 in second stage voltage regulator circuit 301b calculated in equation (7); ωo2 is the pole frequency of equation (8) in radians/sec; ωa2 is the error amplifier circuit 302b pole frequency in radians/sec according to equation (9) above; and s is a variable corresponding to frequency jω in radians/sec. Exemplary values are provided in Table 1 below.
The AC transfer function from VDD to the VREG node (Hvreg_vdd) is defined according to equation (13):
Hvreg—vdd:=Hvint—vdd·Hvreg—vint (13)
where Hvint_vdd is the AC transfer function from VDD to node VINT according to equation (5) above and Hvreg_vint is the AC transfer function from VINT to node VREG according to equation (11) above. Exemplary values are provided in Table 1 below.
Example small-signal parameters for error amplifier circuits 302a and 302b as well as PMOS devices 304 and 305 are defined below. First-stage voltage regulator circuit 301a is a wide bandwidth loop with a dominant pole at the error amplifier circuit 302a output and a non-dominant pole at the output (drain D1) of PMOS device 304. Other values are possible depending on the integrated circuit process selected (affecting error amplifier parameters), PMOS device size (transconductance, voltage drop, and drain capacitance), in addition to the load capacitance (CL) and load resistance changes.
The previous description of the disclosed embodiments is provided to enable any person skilled in the art to make or use the present invention. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments without departing from the spirit or scope of the invention. Thus, the present invention is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
5168209 | Thiel | Dec 1992 | A |
6765374 | Yang et al. | Jul 2004 | B1 |
7170264 | Galinski | Jan 2007 | B1 |
7391258 | Frederiksen et al. | Jun 2008 | B2 |
20060028189 | Akita | Feb 2006 | A1 |
20060132107 | Sicard | Jun 2006 | A1 |
20070159146 | Mandal | Jul 2007 | A1 |
20070210779 | Itoh | Sep 2007 | A1 |
Number | Date | Country |
---|---|---|
WO2006083490 | Aug 2006 | WO |
Number | Date | Country | |
---|---|---|---|
20100141223 A1 | Jun 2010 | US |