Claims
- 1. A linear voltage regulator comprising:
a transistor having a drain, a source, and a gate, said source being electrically coupled to a load at a regulated voltage, said gate being coupled to a signal for controlling the voltage at said regulated load; and a circuit for regulating the current in said transistor coupled to said drain of said transistor.
- 2. The circuit of claim 1 wherein said transistor is a depletion NMOS transistor.
- 3. The circuit of claim 1 further comprising a feedback circuit, and a voltage reference circuit for controlling said gate electrode of said transistor to adjust said regulated voltage at said load.
- 4. The circuit of claim 1 wherein said circuit for regulating the current in said transistor is comprising a PMOS transistor with a source, a gate and a drain, said source being electrically coupled to a first supply voltage, said gate being coupled to a controlling circuit and said drain coupled to the drain of the transistor of claim 1.
RELATED APPLICATION DATA
[0001] The present application claims priority from U.S. Provisional Patent Application No. 60/409,040 for LOW DROPOUT VOLTAGE REGULATOR USING A DEPLETION PASS TRANSISTOR filed on Sep. 9 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60409040 |
Sep 2002 |
US |