This disclosure relates to low dropout voltage regulators.
Low dropout voltage regulators (LDOs) may be utilized in a variety of electronic devices including, but not limited to, laptop computers, portable phones, personal digital assistants, and the like, to provide a regulated output voltage to a load. LDOs may be utilized when the regulated voltage level for a particular load of the electronic device is not available from a supply voltage source and/or the quality of the supply voltage is not high enough for the particular load. LDOs can typically provide such regulated output voltage with relatively little voltage drop across the LDO.
As a negative feedback system, LDOs typically require frequency compensation for stability. However, many prior art embodiments may utilize components, such as a capacitor, external to the LDO for such frequency compensation. Use of such external components may require at least a bonding pad, a conductor, and a pin and hence overall costs are increased. In addition, the external component requires space in an environment where there is a premium on such space. Some prior art compensation techniques have also found it difficult to provide stability over a wide range of source currents provided by the LDO.
Features and advantages of embodiments of the claimed subject matter will become apparent as the following Detailed Description proceeds, and upon reference to the Drawings, where like numerals depict like parts, and in which:
Although the following Detailed Description will proceed with reference being made to illustrative embodiments, many alternatives, modifications, and variations thereof will be apparent to those skilled in the art. Accordingly, it is intended that the claimed subject matter be viewed broadly.
Turning to
Turning to
The amplifier 212 may be an operational transconductance amplifier (OTA). Amplifier 212 may have its inverting input coupled to input path 203 to receive a reference voltage signal. The reference voltage signal may be provided by a voltage reference source 202. A resistor Rs may also be coupled to the input path 203 between the voltage reference source 202 and the inverting input terminal of the amplifier 212. Amplifier 212 may have its other input or noninverting input coupled to node 215.
A feedback network 242 may be coupled between the drain of transistor MP1 and the noninverting input of amplifier 212. The feedback network may include resistors R1 and R2 forming a voltage divider to scale down the output voltage VOUT of the LDO 106 to a lower voltage level VP representative of the output voltage. Resistor R1 may be coupled between node 287 and node 215, while resistor R2 may be coupled between node 215 and ground such that VP=VOUT (R2/R1+R2).
Advantageously, a first compensating path 280 may be coupled between nodes 283 and 211. Node 283 may be a junction point where the first compensating path 280 is coupled to the input path 203, and node 211 may be a junction point where the first compensating path 280 is coupled to the path 218. Path 218 couples the output of the amplifier 212 to the control terminal of transistor MP1. The first compensating path 280 may also include a first compensating capacitor C1. A second compensating path 282 may be coupled between nodes 287 and 207. Node 287 may be a junction point where the second compensating path 282 is coupled to a path 290. Path 290 is coupled to the drain of transistor MP1. Node 207 may be a junction point where the second compensating path 282 is coupled to path 218. The second compensating path 282 may also include a second compensating capacitor C2. The first C1 and second C2 compensating capacitors may be any available types of capacitors such as metal-insulator-metal (MIM), poly-insulator-poly (PIP), active MOS capacitors, etc.
In DC operation, the LDO 106 may provide a regulated output DC voltage at terminal 209. The feedback network 242 may provide a voltage level VP representative of the output voltage level at terminal 209 to the noninverting input terminal of the amplifier 212. The amplifier 212 may also receive a reference voltage signal at its inverting input terminal via input path 203. This reference voltage signal may be provided by any variety of sources including voltage reference source 202. In one embodiment, the voltage reference source 202 may be a bandgap circuit.
The amplifier 212 may function as an error amplifier by comparing the reference voltage signal with the voltage level VP and provide an appropriate output control signal to the regulating circuit 212 via path 218 based on the difference between such voltage signals or the voltage error signal Verr. The regulating circuit 208 may be responsive to this control signal to make any necessary adjustments to drive the voltage error signal Verr as close to zero as possible by modifying the output voltage level VOUT.
For instance, if the output voltage VOUT at terminal 209 increases above a desired regulated voltage level, the voltage level VP also increases. Thus the error voltage Verr between the inputs of the amplifier 212 will cause the output voltage from the amplifier 212 as seen by the gate terminal of transistor MP1 to increase. As a result, the transistor MP1 will conduct less current which will reduce the output voltage to keep the output voltage stable. In contrast, if the output voltage VOUT at terminal 209 decreases below a desired regulated voltage level, the voltage level VP also decreases. Thus the error voltage Verr between the input of the amplifier 212 will cause the output voltage from the amplifier 212 as seen by the gate terminal of transistor MP1 to decrease. As a result, the transistor MP1 will conduct more current which will increase the output voltage to keep the output voltage stable.
The feedback signal provided to the noninverting input terminal of the amplifier 212 via path 291 may be a negative feedback signal. That is, the negative feedback signal may be opposite in polarity to the source signal received at the inverting input terminal. However, as the feedback signal travels around the feedback loop via paths 290, 291, phase shift may occur. Phase shift may be defined as the total amount of phase change that is introduced into the feedback signal as it travels around the feedback loop. Ideal negative feedback would be 180 degrees out of phase with the source signal. Any phase shift therefore from this ideal position may affect stability of the LDO depending on the magnitude of the phase shift. If the phase shift was 180 degrees from this ideal position (positive or negative) the feedback signal would be in phase with the source signal which would cause the LDO to be unstable. For stability of the LDO, the phase margin, defined as the difference in degrees between the total phase shift of the feedback signal and the ideal 180 degrees from the source signal at the unity gain frequency should be above a minimum level.
The stability of the LDO 106 may be may be affected by frequency compensation. The poles and zeroes of the transfer function of the LDO in the complex frequency domain represent its frequency response. A frequency response plot of loop gain (dB) versus frequency (Hertz) may be utilized to analyze the affects of poles and zeros. A pole location changes the slope of the gain curve by −20 dB/decade, while a zero location changes the slope of the gain curve by +20 dB/decade. The phase shift introduced by a pole or zero is frequency dependent and nearly all the phase shift added by a pole or zero occurs within a frequency range one decade above and one decade below the pole or zero frequency.
For the LDO 106, a first dominant pole occurs at a frequency level fp1 given by equation (1).
In equation (1), fp1 is the frequency level in Hertz of the first dominant pole. This fp1 pole location is referred to as a “dominant” pole since it has a greater affect on the behavior of the LDO than the other pole and zero. The RS variable is the value of resistor RS coupled to the input path 203. The A variable is the voltage gain of amplifier 212. In one embodiment, the amplifier 212 is a high gain amplifier. The r01 variable is the output impedance of the amplifier 212. The transistor MP1 and the feedback network 242 including the voltage divider formed by resistors R1 and R2 forms a second stage circuit which has a voltage gain of −B. The C1 variable is the value of the first compensating capacitor C1 of the first compensating path 280 and the C2 variable is the value of the second compensating capacitor C2 of the second compensating path 282.
Resistor RS and capacitor C1 introduce a zero at a frequency level given by equation (2) where variables RS and C1 are similar to those variables of equation (1).
A second parasitic pole is generated at a frequency level given by equation (3) where all the variables are similar to those previously defined relative to equation (1).
As is detailed in equations (1) through (3), the LDO 106 introduces the zero fz1 at a frequency level slightly less than the frequency level of the second parasitic pole fp2 thus partially canceling the affect of the second parasitic pole and increasing the phase margin.
The gain curve plot 302 has a slope that decreases at 20 dB/decade starting at the location of the first dominant pole fp1 at 7.9 kHz. Advantageously, the zero fz1 at 1.57 MHz is sufficiently close to the parasitic pole fp2 at 2.83 MHz such that the +20 dB/decade slope introduced by the zero is offset by the −20 dB/decade slope introduced by the parasitic pole to effectively cancel one another. Therefore, the gain curve plot 302 may effectively have a negative 20 dB/decade slope from about 7.9 kHz to the unity loop gain frequency (ULGF) of about 21 MHz in this embodiment. The ULGF is the frequency level when the loop gain is equal to 0 dB. In other words, the gain curve plot 302 may effectively act like a one pole system.
The phase shift plot 304 is affected by the location of the first dominant pole fp1 by reducing the phase shift by about 45°/decade over a frequency range from about one about one decade below the first dominant pole (fp1/10) to about one decade above the dominant pole (10 fp1). In addition, the phase shift introduced by the zero fz1 at 1.57 MHz increases the phase shift by 45°/decade over the frequency range from about fz1/10 to about 10 fz1 while the phase shift introduced by the parasitic pole at 2.83 MHz decreases the phase shift by 45°/decade over the frequency range from about fp2/10 to about 10 fp2. Since the location of the zero fz1 and parasitic pole fp2 are relatively close to one another, the phase shift introduced by the zero fz1 and parasitic pole fp2 at least partially cancel one another. As a result, the phase shift plot 304 is relatively steady over a frequency range from about fz1/10 to about 10 fp2. In this embodiment, the phase shift only slightly decreases from about 5 MHz to the ULGF at about 21 MHz such that the phase shift is still at a high enough level to provide an increased phase margin at the ULGF.
Advantageously, the LDO 106 does not need any external components, e.g., a capacitor, for stability reasons. If the LDO 106 is integrated onto the same IC 110 with an associated load 108, the LDO 106 is not required to drive an infinite capacitive load. In addition, the LDO 106 advantageously is stable over a wide range of current levels provided by the LDO 106. For example, in one embodiment, a minimum current level during light load conditions may be 40 nanoamperes (nA) while a maximum current level during heavy load conditions may be 40 milliamperes (mA).
There is thus provided an LDO comprising a regulating circuit having an input terminal, an output terminal, and a control terminal. The regulating circuit is configured to receive an input signal at the input terminal and provide an output signal at the output terminal in response to a control signal received at said control terminal. The LDO may also comprise an amplifier having a first and second input terminal and an output terminal. The first input terminal of the amplifier may be coupled to a first input path and the output terminal of the amplifier may be coupled to the control terminal of the regulating circuit via a path to provide the control signal. The LDO may further comprise a first compensating path coupled between a first node on the first input path and a first node on the path coupling the output terminal of the amplifier to the control terminal of the regulating circuit, the first compensating path comprising a first compensating capacitor.
An IC comprising such an LDO and an electronic device comprising the IC are also provided. Related methods are also provided. Advantageously, the LDO provides a stable regulated output voltage over a wide range of active load currents. In addition, the LDO does not need any external compensation components. Furthermore, the LDO may be incorporated onto an IC with an associated load. The LDO may also be easily built using any variety of process such as pure digital complimentary metal oxide semiconductor (CMOS) processes, bipolar CMOS processes (biCMOS), and other processes.
The terms and expressions which have been employed herein are used as terms of description and not of limitation, and there is no intention, in the use of such terms and expressions, of excluding any equivalents of the features shown and described (or portions thereof), and it is recognized that various modifications are possible within the scope of the claims. Other modifications, variations, and alternatives are also possible. Accordingly, the claims are intended to cover all such equivalents.
Number | Name | Date | Kind |
---|---|---|---|
5563501 | Chan | Oct 1996 | A |
5889393 | Wrathall | Mar 1999 | A |
6084475 | Rincon-Mora | Jul 2000 | A |
6304131 | Huggins et al. | Oct 2001 | B1 |
6373233 | Bakker et al. | Apr 2002 | B2 |
6437638 | Coles et al. | Aug 2002 | B1 |
6518737 | Stanescu et al. | Feb 2003 | B1 |
6965218 | Scoones et al. | Nov 2005 | B2 |
Number | Date | Country | |
---|---|---|---|
20050184711 A1 | Aug 2005 | US |