This application claims the priority benefit of China application serial no. 201410401577.3, filed on Aug. 14, 2014. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
Field of the Invention
The invention is directed to a voltage regulator and more particularly, to a low-dropout voltage regulator (LDO).
Description of Related Art
In applications of electronic apparatuses, particularly portable electronic apparatuses, users have increasingly high demand for battery life. If overall static power consumption can be reduced, the usage duration of a portable electronic apparatus can be effectively prolonged. The static power consumption is majorly induced by a low-dropout voltage regulator (LDO) installed in the portable electronic apparatus; however, the static power consumption of a typical LDO cannot be adjusted along with an output current.
Under this premise, if it is considered to design the LDO in a large-current application, the static state power consumption of the LDO is usually maintained within a range from 0.5 mA to 2 mA, and in this way, the demand for a longer standby duration of the portable electronic apparatus cannot be satisfied. On the other hand, if hardware parameters of the LDO are adjusted to lower down the static state power consumption (e.g., down to about 0.1 mA), it may lead to an issue of worse load transient response characteristics. As a result, an unrecoverable failure may occur during the process that the system is switched from the standby state to the operation state.
The invention provides a low-dropout voltage regulator (LDO) with low static power consumption and better load transient response characteristics.
According to an embodiment of the invention, an LDO including a power transistor, a driving stage circuit, a feedback circuit, a bias power source and an auxiliary reference current generation circuit is provided. The power transistor receives a driving signal for controlling its switching and converts an input voltage into an output voltage to provide to a load. The feedback circuit is coupled to the power transistor and generates a feedback voltage according to the output voltage. The driving stage circuit generates the driving signal according to the feedback voltage and the reference voltage. The bias power source is coupled to the driving stage circuit and configured to provide a bias current. The auxiliary reference current generation circuit is coupled to the power transistor, the driving stage circuit and the bias power source and configured to sample an output current flowing through the power transistor, adjust the sampled output current to generate an adjustment current by means of mapping and superpose the adjustment current onto the bias current to generate a reference current to control drive capability of the driving stage circuit.
Based on the above, in the embodiments of the invention, the LDO can sample the output current and superpose the adjustment current associated to the size of the output current onto the bias current by means of the mapping of the current mirror, so as to generate the reference current for controlling the drive capability of the driving stage circuit. In this way, the LDO of the invention can dynamically adjust the drive capability of the driving stage circuit according to the size of the output current, such that the LDO can have advantages of low static power consumption and better load transient response characteristics.
In order to make the aforementioned and other features and advantages of the invention more comprehensible, several embodiments accompanied with figures are described in detail below.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
In order to make the disclosure more comprehensible, embodiments are described below as examples showing that the disclosure can actually be realized. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
The power transistor 110 is, for example, an N-type transistor or a P-type transistor, receives a driving signal S_D from the driving stage circuit 120 and is controlled by the driving signal S_D to switch between on/off states, so as to convert an input voltage VIN into an output voltage VOUT to provide to a load LD for use.
The driving stage circuit 120 is configured to generate the driving signal S_D according to a feedback voltage VFB associated with the output voltage VOUT and a reference voltage VREF to drive the power transistor 110. The driving stage circuit 120 is formed by, for example, a plurality of operational amplifiers (whose circuit structure will be described), and drive capability of the operational amplifiers is typically determined based on operation power size. The driving stage circuit 120 of the present embodiment receives a reference current IREF from the external and generates a corresponding operation current based on a size of the reference current IREF. In other words, in the present embodiment, drive capability/current output capacity of the driving stage circuit 120 is determined according to the received reference current IREF.
The feedback circuit 130 is coupled to the load LD, the power transistor 110 and the driving stage circuit 120. The feedback circuit 130 may be configured to divide the output voltage VOUT, so as to generate a feedback voltage VFB to provide to the driving stage circuit 120. The bias power source 140 is coupled to the driving stage circuit 120 and may be configured to provide a fixed bias current Ibias which serves as a part of the reference current IREF to provide to the driving stage circuit 120.
The auxiliary reference current generation circuit 150 is coupled to the power transistor 110, the driving stage circuit 120 and the bias power source 140. The auxiliary reference current generation circuit 150 is configured to sample an output current IOUT flowing through the power transistor and adjust the obtained sampling current ISAMP to generate an adjustment current IADJ by means of mapping. The auxiliary reference current generation circuit 150 superposes the generated adjustment current IADJ onto the bias current Ibias to serve the superposed current as the reference current IREF to provide to the driving stage circuit 120.
Specifically, the auxiliary reference current generation circuit 150 includes a sampling unit 152 and a current mirror 154. The sampling unit 152 is coupled to the power transistor 110. The sampling unit 152 samples the output current IOUT in a first ratio, so as to generate the sampling current ISAMP. The current mirror 154 is coupled to the sampling unit 152 to map the sampling current ISAMP as the adjustment current IADJ in a second ratio. Therein, the current mirror 154 superposes the adjustment current IADJ onto the bias current Ibias provided by the bias power source 140 and serves the superposed current as the reference current IREF to provide to the driving stage circuit 120.
In other words, in the present embodiment, the sampling current ISAMP and the output current IOUT has the first ratio, while the sampling current ISAMP and the adjustment current IADJ has the second ratio. For example, the first ratio may be, for example, 1:10000 (i.e., the sampling current ISAMP is 1/10000 the output current IOUT), while the second ratio may be, for example, 10:1 (i.e., the adjustment current IADJ is 1/10 the sampling current ISAMP), but the invention is not limited thereto. The selection of the ratios may vary according to circuit designs, and thus, any circuit design capable of sampling the output current IOUT, mapping and superposing to generate the reference current IREF to provide to the driving stage circuit 120 does not depart from the scope of the invention.
In the present embodiment, when the load LD is operated in a pending state, the auxiliary reference current generation circuit 150 generates an adjustment current IADJ with a current size about 0 μA (which is not limited in the invention) according to the output current IOUT and superposes the adjustment current IADJ onto the bias current Ibias (with a size of 1 μA, for example, but the invention is not limited thereto) to serve as the reference current IREF to provide to the driving stage circuit 120, such that the driving stage circuit 120 generates a corresponding driving current according to the reference current IREF for driving the circuits. When the load LD is operated in a normal operation state, the auxiliary reference current generation circuit 150 generates an adjustment current IADJ (which is typically greater than 10 μA) according to the output current IOUT, where a current size of the adjustment current IADJ depends on whether the load LD is in a light or a heavy load state. The auxiliary reference current generation circuit 150 superposes the adjustment current IADJ onto the bias current Ibias to serve as the reference current IREF to provide to the driving stage circuit 120, such that the driving stage circuit 120 generates another driving current (with a size greater than the driving current in the pending state) according to the reference current IREF for driving the circuit.
To be more specific, since the reference current IREF for determining the drive capability of the driving stage circuit 120 is dynamically and correspondingly adjusted according to the size of the output current IOUT (i.e., whether the load LD is in the light or the heavy state), the LDO 100 of the present embodiment may induce the driving stage circuit 120 to generate the driving signal S_D by using a lower drive capability when the load LD is operated in the pending/light load state, so as to reduce static state power consumption. On the other hand, when the load is operated in the normal operation state, the driving stage circuit 120 may correspondingly increase the drive capability according to the received reference current IREF, so as to prevent failure occurring during a system state transfer from the pending state to the normal operation state due to the load having bad transient response characteristics.
The structure of the LDO of the invention will be specifically described according to a first through an eighth embodiments illustrated with reference to
The power transistor 210 of the present embodiment is an N-type transistor. A gate of the power transistor 210 is coupled to an output terminal of the output buffer 224. A drain of the power transistor 210 receives an input voltage VIN, and a source of the power transistor 210 is coupled to a load (which is not shown, but may be for example, the load LD) to provide an output voltage VOUT.
In the driving stage circuit 220, a positive input terminal of the error amplifier 222 receives the reference voltage VREF, and a negative input terminal of the error amplifier 222 is coupled to the feedback circuit 230 to receive the feedback voltage VFB. The error amplifier 222 compares the reference voltage VREF with the feedback voltage VFB and generates an error amplification signal S_EA according to the comparison result. An input terminal of the output buffer 224 is coupled to an output terminal of the error amplifier 222. The output terminal of the output buffer 224 generates the driving signal S_D according to the error amplification signal S_EA output by the error amplifier 222 and provides the driving signal S_D to the gate of the power transistor 210.
The feedback circuit 230 may be implemented by using the resistors R1 and R2 connected in serial. A first terminal of the resistor R1 is coupled to the source of the power transistor 210, a second terminal of the resistor R1 is coupled to a first terminal of the resistor R2, and a second terminal of the resistor R2 is coupled to a ground terminal GND. Besides, a common node/voltage-dividing node between the resistors R1 and R2 is coupled to the negative input terminal of the error amplifier 222 to provide the feedback voltage VFB.
In the auxiliary reference current generation circuit 250, the sampling unit 252 may be implemented by using, for example, an N-type transistor Mn1, while the current mirror 254 may be implemented by using, for example, P-type transistors Mp1 and Mp2, but the invention is not limited thereto. A gate of the N-type transistor Mn1 is coupled to the gate of the power transistor 210, and a source of the N-type transistor Mn1 is coupled to the source of the power transistor 210. A gate and a drain of the P-type transistor Mp1 are jointly coupled to a drain of the N-type transistor Mn1, and a source of the P-type transistor Mp1 receives a positive power supply voltage VDD (the positive power supply voltage VDD referred herein may be the input voltage VIN or an independent voltage, but the invention is not limited thereto). A gate of the P-type transistor Mp2 is coupled to the gate of the P-type transistor Mp1. A drain of the P-type transistor Mp2 is coupled to an outflow end IBOT of the bias current of the bias power source 240 and an inflow end ESIT of the reference current of the error amplifier 222, and a source of the P-type transistor Mp2 receives the positive power supply voltage VDD.
In detail, in the configuration of the N-type transistor Mn1, the N-type transistor Mn1 and the power transistor 210 have the same gate-source voltage (Vgs), and thus, a drain-source current (Ids) created between the N-type transistor Mn1 and the power transistor 210 is proportional to a size (W/L) of the transistor. In other words, as long as the size of the N-type transistor Mn1 is adaptively selected, the output current IOUT may be sampled in a ratio associated with the transistor size, so as to generate the sampling current ISAMP.
On the other hand, in the current mirror 254, the sampling current ISAMP flowing through the P-type transistor Mp1 is mapped to a current path of the P-type transistor Mp2 according to a fixed ratio (which is determined according to the sizes of the P-type transistors Mp1 and Mp2) to serve as the adjustment current IADJ. The bias current Ibias and the adjustment current IADJ are superposed together on a node NAD to serves as the reference current IREF. The reference current IREF then serves as a sink current of the error amplifier 222 and is provided to the error amplifier 222 from the inflow end ESIT of the reference current of the error amplifier 222.
Thus, in the present embodiment, drive capability of the error amplifier 222 is adjusted with the size of the reference current IREF, and drive capability of the output buffer 224 maintains fixed.
The circuit structure and the operation of the LDO 300 of the second embodiment are substantially the same as the LDO 200 of the first embodiment, and the difference therebetween lies in the auxiliary reference current generation circuit 350 of the present embodiment further including the resistor R. In detail, the resistor R is connected in serial between the N-type transistor Mn1 and the P-type transistor Mp1 and configured to decay/limit the size of the sampling current ISAMP, such that when the output current IOUT is too large, unnecessary power waste due to the adjustment current IADJ with an overly large size superposed on the bias current Ibias can be prevented.
In detail, the gate of the N-type transistor Mn1 is coupled to a gate of the power transistor 410, and the source of the N-type transistor Mn1 is coupled to a source of the power transistor 410. The gate and the drain of the P-type transistor Mp1 are jointly coupled to the drain of the N-type transistor Mn1, and the source of the P-type transistor Mp1 receives the positive power supply voltage VDD. The gate of the P-type transistor Mp2 is coupled to the gate of the P-type transistor Mp1. The drain of the P-type transistor Mp2 is coupled to an outflow end IBOT of the bias current of the bias power source 440 and an inflow end DSIT of the reference current of the output buffer 424, and the source of the P-type transistor Mp2 receives the positive power supply voltage VDD.
In the current mirror 454, the sampling current ISAMP flowing through the P-type transistor Mp1 is mapped to the current path of the P-type transistor Mp2 according to a fixed ratio to serve as the adjustment current IADJ. The bias current Ibias and the adjustment current IADJ are superposed together on the node NAD to serves as the reference current IREF. The reference current IREF serves as a sink current of the output buffer 424 and is provided to the output buffer 424 from the inflow end DSIT of the reference current of the output buffer 424.
Thus, in the present embodiment, drive capability of the output buffer 424 is adjusted with the size of the reference current IREF, and drive capability of the error amplifier 422 maintains fixed.
The circuit structure and the operation of the LDO 500 of the fourth embodiment are substantially the same as the LDO 400 of the third embodiment, and the difference therebetween lies in auxiliary reference current generation circuit 550 of the present embodiment further including the resistor R. In detail, the resistor R is connected in serial between the N-type transistor Mn1 and the P-type transistor Mp1 and configured to decay/limit the size of the sampling current ISAMP, such that when the output current IOUT is too large, unnecessary power waste due to the adjustment current IADJ with an overly large size superposed on the bias current Ibias can be prevented.
Hereinafter, the fifth through the eighth embodiments illustrated in
The power transistor 610 of the present embodiment is a P-type transistor. A gate of the power transistor 610 is coupled to an output terminal of the output buffer 624. A source of the power transistor 610 receives the input voltage VIN, and a drain of the power transistor 610 is coupled to a load (which is not shown, but may be, for example, the load LD) to provide the output voltage VOUT.
In the driving stage circuit 620, a positive input terminal of the error amplifier 622 receives the reference voltage VREF, and a negative input terminal of the error amplifier 622 is coupled to the feedback circuit 630 to receive the feedback voltage VFB. The error amplifier 622 compares the reference voltage VREF with the feedback voltage VFB and generates the error amplification signal S_EA according to the comparison result. An input terminal of the output buffer 624 is coupled to an output terminal of the error amplifier 622. The output terminal of the output buffer 624 generates the driving signal S_D according to the error amplification signal S_EA output by the error amplifier 622 and provides the driving signal S_D to the gate of the gate of the power transistor 610.
The feedback circuit 630 may be implemented by using the resistors R1 and R2 connected in serial. A first terminal of the resistor R1 is coupled to the drain of the power transistor 610, a second terminal of the resistor R1 is coupled to a first terminal of the resistor R2, and a second terminal of the resistor R2 is coupled to the negative power supply voltage (represented by the ground terminal GND in this case). Besides, a common node/voltage-dividing node between the resistors R1 and R2 is coupled to the negative input terminal of the error amplifier 622 to provide the feedback voltage VFB.
In the auxiliary reference current generation circuit 650, the sampling unit 652 may be implemented by using, for example, a P-type transistor Mp1, while the current mirror 654 may be implemented by using, for example, N-type transistors Mn1 and Mn2, but the invention is not limited thereto. A gate of the P-type transistor Mp1 is coupled to the gate of the power transistor 610, and a source of the P-type transistor Mp1 receives the input voltage VIN. A gate and a drain of the N-type transistor Mn1 are jointly coupled to a drain of the P-type transistor Mp1, and the source of the N-type transistor Mn1 is coupled to the negative power supply voltage (represented by the ground terminal GND in this case). A gate of the N-type transistor Mn2 is coupled to the gate of the N-type transistor Mn1. A drain of the N-type transistor Mn2 is coupled to an inflow end IBIT of the bias current of the bias power source 640 and an outflow end ESOT of the reference current of the error amplifier 622, and a source of the N-type transistor Mn2 is coupled to the negative power supply voltage (represented by the ground terminal GND in this case).
In detail, in the configuration of the P-type transistor Mp1, the P-type transistor Mp1 and the power transistor 610 have the same source-gate voltage (Vsg), and thus, a drain-source current (Ids) created between the P-type transistor Mp1 and the power transistor 610 is proportional to a size (W/L) of the transistor. In other words, In other words, as long as the size of the P-type transistor Mp1 is adaptively selected, the output current IOUT may be sampled in a ratio associated with the transistor size, so as to generate the sampling current ISAMP.
On the other hand, in the current mirror 654, the sampling current ISAMP flowing through the N-type transistor Mn1 is mapped to a current path of the N-type transistor Mn2 sampling current ISAMP according to a fixed ratio (which is determined according to the sizes of the N-type transistors Mn1 and Mn) to serve as the adjustment current IADJ. The reference current IREF is divided into the bias current Ibias and the adjustment current IADJ at the node NAD, and thus, the reference current IREF is equivalent to a sum of the bias current Ibias and the adjustment current IADJ and serves as a source current of the error amplifier 622 to output from an outflow end ESOT of the reference current of the error amplifier 622.
Thus, in the present embodiment, drive capability of the error amplifier 622 is adjusted with the size of the reference current IREF, and drive capability of the output buffer 624 maintains fixed.
The circuit structure and the operation of the LDO 700 of the sixth embodiment are substantially the same as the LDO 600 of the fifth embodiment, and the difference therebetween lies in the auxiliary reference current generation circuit 750 of the present embodiment further including the resistor R. In detail, the resistor R is connected in serial between the P-type transistor Mp1 of the sampling unit 752 and the N-type transistor Mn1 forming the current mirror 754 and configured to decay/limit the size of the sampling current ISAMP, such that when the output current IOUT is too large, unnecessary power waste due to the adjustment current IADJ with an overly large size superposed on the bias current Ibias can be prevented.
In detail, the gate of the P-type transistor Mp1 is coupled to a gate of the power transistor 810, and a source of the P-type transistor Mp1 receives the input voltage VIN. A gate and a drain of the N-type transistor Mn1 are jointly coupled to the drain of the P-type transistor Mp1, and the source of the N-type transistor Mn1 is coupled to the ground terminal GND. The gate of the N-type transistor Mn2 is coupled to the gate of the N-type transistor Mn1. The drain of the N-type transistor Mn2 is coupled to bias power source 840 an inflow end IBIT of the bias current and an outflow end DSOT of the reference current of the output buffer 824, and the source of the N-type transistor Mn2 is coupled to the ground terminal GND.
In the current mirror 854 the sampling current ISAMP flowing through the N-type transistor Mn1 is mapped to the current path of the N-type transistor Mn2 according to the fixed ratio to serve as the adjustment current IADJ. The reference current IREF is divided into the bias current Ibias and the adjustment current IADJ at the node NAD, and thus, the reference current IREF is equivalent to the sum of the bias current Ibias and the adjustment current IADJ and serves as a source current of the output buffer 824 to output from an outflow end DSOT of the reference current of the output buffer 824.
Thus, in the present embodiment, the drive capability of output buffer 824 is adjusted with the size of the reference current IREF, and drive capability of the error amplifier 822 maintains fixed.
The circuit structure and the operation of the LDO 900 of the eighth embodiment are substantially the same as the LDO 800 of the seventh embodiment, and the difference therebetween lies in auxiliary reference current generation circuit 950 of the present embodiment further including the resistor R. In detail, the resistor R is connected in serial between the P-type transistor Mp1 forming the sampling unit 952 and the N-type transistor Mn1 forming the current mirror 954 and configured to decay/limit the size of the sampling current ISAMP, such that when the output current IOUT is too large, unnecessary power waste due to the adjustment current IADJ with an overly large size superposed on the bias current Ibias can be prevented.
To sum up, the invention provides an LDO capable of sampling the output current and superposing the adjustment current associated with the size of the output current to a fixed bias current by means of the mapping of the current mirror, which serves as the reference current for controlling the drive capability of the driving stage circuit. In this way, the LDO of the invention can dynamically and correspondingly adjust the drive capability of the driving stage circuit according to the size of the output current, such that the LDO can have advantages of low static power consumption and better load transient response characteristics.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2014 1 0401577 | Aug 2014 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
5939867 | Capici et al. | Aug 1999 | A |
6157176 | Pulvirenti et al. | Dec 2000 | A |
6522111 | Zadeh et al. | Feb 2003 | B2 |
20080218137 | Okuyama et al. | Sep 2008 | A1 |
20080224675 | Takagi | Sep 2008 | A1 |
20090128107 | Wang et al. | May 2009 | A1 |
20090224737 | Lou | Sep 2009 | A1 |
20100289472 | Renous | Nov 2010 | A1 |
20100315158 | Atrash et al. | Dec 2010 | A1 |
20110156686 | Gakhar et al. | Jun 2011 | A1 |
20120299564 | Howes et al. | Nov 2012 | A1 |
20130069607 | Suzuki | Mar 2013 | A1 |
20130113447 | Kadanka | May 2013 | A1 |
20130285631 | Bisson et al. | Oct 2013 | A1 |
20130307506 | Oh et al. | Nov 2013 | A1 |
Number | Date | Country |
---|---|---|
101122804 | Feb 2008 | CN |
101520668 | Sep 2009 | CN |
102945059 | Feb 2013 | CN |
201033782 | Sep 2010 | TW |
201217933 | May 2012 | TW |
201225515 | Jun 2012 | TW |
201401009 | Jan 2014 | TW |
Entry |
---|
“Office Action of China Counterpart Application”, issued on Jul. 25, 2016, p. 1-p. 8. |
“Office Action of Taiwan Counterpart Application”, issued on Oct. 8, 2015, p. 1-p. 8. |
Number | Date | Country | |
---|---|---|---|
20160048148 A1 | Feb 2016 | US |