Claims
- 1. A phase-locked loop circuit, comprising:
a phase detector; and an adjustable gain charge pump to receive information from the phase detector.
- 2. The phase-locked loop circuit of claim 1, wherein the charge pump receives up and down signals from the phase detector based on a difference between a reference clock signal and a feedback clock signal.
- 3. The phase-locked loop circuit of claim 2, further comprising:
a voltage controlled oscillator coupled to the charge pump via a loop filter, the voltage controlled oscillator to generate an output clock signal; and a divider to generate the feedback clock signal by dividing the output clock signal by N.
- 4. The phase-locked loop circuit of claim 1, wherein the charge pump comprises:
a plurality of selectable output stages.
- 5. The phase-locked loop circuit of claim 4, wherein the charge pump further comprises:
a delay element associated with the selection at least one output stage.
- 6. The phase-locked loop circuit of claim 5, wherein the gain of the charge pump is adjusted by selection an output stage via a propagation of a lock indication signal through the delay element.
- 7. The phase-locked loop circuit of claim 1, further comprising:
an adjustable gain loop filter.
- 8. The phase-locked loop circuit of claim 7, wherein the gain of the loop filter is adjusted via propagation of a lock indication signal through a delay element.
- 9. The phase-locked loop circuit of claim 1, further comprising:
a plurality of voltage controlled oscillators, wherein each voltage controlled oscillator is selectable to provide an output clock signal based at least in part on information generated by the phase detector.
- 10. The phase-locked loop circuit of claim 9, further comprising:
a multiplexer to output a signal generated by one of the voltage controlled oscillators as the output clock signal based on a multi-bit selection control signal.
- 11. The phase-locked loop circuit of claim 9, wherein each voltage controlled oscillator is associated with a different frequency range.
- 12. A phase-locked loop circuit, comprising:
a phase detector; and an adjustable gain loop filter between the phase detector and a voltage controlled oscillator.
- 13. The phase-locked loop circuit of claim 12, wherein the gain of the loop filter is adjusted via propagation of a lock indication signal through a delay element.
- 14. A method, comprising:
determining that a phase-locked loop circuit has achieved lock; and adjusting a gain associated with the phase-locked loop circuit in response to the determination.
- 15. The method of claim 14, wherein said adjusting is associated with at least one of: (i) an adjustable gain charge pump, and (ii) an adjustable gain loop filter.
- 16 A system, comprising:
a chipset; and a die comprising a microprocessor in communication with the chipset, wherein the microprocessor includes a phase-locked loop circuit comprising: a phase detector, and an adjustable gain charge pump to receive information from the phase detector.
- 17. The system of claim 16, wherein the charge pump comprises:
a plurality of selectable output stages, and a delay element associated with the selection at least one output stage, wherein the gain of the charge pump is adjusted by selection an output stage via a propagation of a lock indication signal through the delay element.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is a divisional of U.S. patent application Ser. No. 10/334,276 entitled “Low Gain Phase-Locked Loop Circuit” filed on Dec. 31, 2002.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10334276 |
Dec 2002 |
US |
Child |
10890332 |
Jul 2004 |
US |