This invention is involved with the discipline of the display manufacturing technique, especially a low grey enhancement method for the FED system based on a SRD grey modulation driving technique.
Field Emission Display (FED) is a new type of flat panel display. It has the advantage of high-quality image display as cathode ray tube (CRT), and also has the advantage of being light, thin, and low power consumption as liquid crystal display (LCD), and also has the advantage of large-area like popular POP advertisement nowadays. FED also has the advantages of high resolution, high contrast, wide visual angle, rapid response, high or low-temperature resistant, anti-vibration, low radiation and low cost in production, easy digital display, so it has wide market prospect. The driving circuit is the key part in the FED system, and it determines the function of the FED to the most. Grey modulation circuit is the key part of the FED driving circuit. It is a common difficulty due to the loss of materials and chips.
With the research and development of big-size and high-resolution FED, the current high-voltage chip cannot meet the requirement any more. Thus we could only utilize the current high-voltage integrated chips to the most extent to design circuits meeting the requirements of FED characteristics. The research of the new integrated grey modulation system for FED is essential to develop high-resolution and high grey-grade FED.
The grey ranking of the display device is the brightness level of the image from black to white colors. The more the grey ranking, the richer the color level of the image from black to white, the clearer the details, and the more delicate the image. As for the realization of monochrome and multi-color, the difference is: the realization of multi-color is to monochrome drive the three primary colors pixel independently, then synthesize them on the screen. The relationship between the grey level S and bits number n is: S=2n. In the case red, green, and blue three monochrome has S grey levels, it will generate S3 types of colors. For example, a 256 grey level RGB can generate 16.7 million colors. The grey level in color images is a major function specs in the aspect of display, an important index in flat panel display. Due to the difference in the structure, and operation principle for different types of display device, the realization of grey level is also varied. At the moment, there are main methods in grey modulation: amplitude modulation, spatial grey modulation and temporal grey modulation. Currently, the temporal grey modulation has the following types: frame grey modulation, subfield grey modulation, and pulse width modulation. The pulse width grey modulation can be easily realized through the digital circuit control and bring the grey information on the column signal pulse. It is the typical method to realize the grey level in flat panel display.
This invention is based on the sub-row grey modulation SRD technology in FED system, by adjusting the display order of those sub-rows, and the timing order, applying the low grey level enhancement method, to eliminate the low grey information loss, the image quality can be improved.
In order to overcome the shortcoming of current technique, the main purpose of this invention is to provide with a low grey level enhancement modulation method based on the sub-row grey level modulation drive technique FED system, especially a method that can improve the quality of the color video image display in FED.
This invention takes the following technical scheme.
A method of low grey enhancement in the field emission display (FED) based on SRD technology, with the feature of: based on the sub-row grey modulation SRD technology, we enhance the low grey on the image information to eliminate the low grey loss, then modify the low grey loss by the time compensation, thus we improve the display quality of the image.
The sub-row grey modulation operates on one row, divided into many sub-rows according to the data bits, then each datum is displayed based on its weight; each sub-row is composed of the data transmission period and display period. During the data transmission period, the displayed data is sent to shift register, while during the data display period the data is locked and transported to high-voltage output. During the display period of a former sub-row, the data transmission of the latter sub-row can be processed. The key point of the sub-row grey modulation is that the data transmission and display are simultaneous.
The low grey enhancement modulation focuses on the problem that the rising edge and falling edge duration during the row scanning pulse will result in the invalid column driving pulse and no luminescence screen, it causes the data loss of the low grey image which affects the display effect. By adjusting the display order of those sub-rows, and the timing order, eliminate the low grey information loss, the image quality can be improved.
Next, we describe in details the low grey level modulation enhancement method in FED based on SRD technology, together with figures.
The FED system based on sub-row grey level modulation drive technology mainly is composed of two-level FPGA and backward high-voltage driving circuit. Shown in
Sub-row grey level modulation is to output data by bits, and then display them based on their weight. Shown in
Shown in
Shown in
From the ideal case, i.e. we do not consider both the rising and falling edge times of the output pulse, the effect of the PWM modulation and the sub-row grey level modulation drive method is the same. Because in both cases, the key point is to within the time period of a single row, the image grey level is realized through the continuous time length of the pulse. The only difference is that the position on the time axis is not the same. Shown in
However, the real case is that either row or column drive chips has certain response time. Therefore, in the analysis of the function of the sub-row grey level modulation and the existent problems, we must consider the effect of both rising and falling edge times of the output pulses.
Regarding the low grey level loss caused by both rising and falling edge time of the row scanning pulse, our design adjusts the display order of sub-rows, i.e. the display order of six sub-rows does not follow the data bit from low to high, shown in
Shown in
Realization of Circuit
First, we divide the original input data, after the error diffusion process, the grey level information of each pixel is 6 bit, with 800 columns data for each row. Because there are 96 outputs on each STV7620 high-voltage shift latch driver, we need 9 pieces of high-voltage shift latch driver. We apply parallel transmission method, need to divide 800 column data into 9 parts, corresponding to each high-voltage shift latch driver. Thus, the first step for data processing is to divide. Next, we have detailed explanation on one part among the nine. Shown in
Next step is data re-organization. We create two shift register groups A and B, each group contains six 6-bit length shift register. Because there are 96 outputs on each STV7620 high-voltage shift latch driver, Buffer 1 stores 96 pixel data, divided into 16 groups. The divided data shown in
After data division and re-organization, we are able to adjust the sub-row grey level display data by controlling the data output. We apply the design method of the finite state machine, to read out the needed sub-row data for the output display. Detailed operation is: we set a state register to store 6 state 001, 010, 011, 100, 101, and 110 corresponding to 6 sub-rows, and then set a count register COUNT, to store the number of clocks corresponding to each sub-row, for example each sub-row follows the order of 6-4-2-1-3-5 to transmission display, and the display period for each sub-row is 12.8 us, 1.6 us, 800 ns, 400 ns, 1.2 us and 2 us, and the numbers of periods are 512, 128, 32, 16, 64, and 256, respectively. The program flow diagram is shown in
As for the low grey level loss caused by the screen response time, we apply time compensation method to modify the low grey level loss. The designed field frequency is 60 Hz, and the resolution is 800×600, so the gating time of each row is 27.7 us. This system applies 40M clock, and so each row gating time contains 1108 clock period. Through the error dissipation processing, the pixel data width is 6 bits, and the time weight for each sub-row is 1:2:4:8:16:32. The lowest sub-row is 400 ns, so the length of each sub-row is 16, 32, 64, 128, 256, and 512 clock periods. The total period of each sub-row is 1024 time period, so each row there are 84 extra clock periods. The response time of FED screen is about 2 us, equal to 80 clock periods. So, the key issue of time compensation method is to divide the gating time into two parts, one part is for normal grey level display, and the other is for the compensation display.
After the normal function of drive circuit, we test the grey level of the image after the FED display. The test method is to fix the drive voltage of STV7620, then change the display image and gradually increase the grey level value. From luminescence calculation screen, we obtain the grey level luminescence plot shown in
The above case is optimized based on our invention. Any change based on the technique on this invention, the function does not surpass the range of this invention, all belongs to the protection of this invention.
Number | Date | Country | Kind |
---|---|---|---|
201010126111.9 | Mar 2010 | CN | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/CN11/71845 | 3/16/2011 | WO | 00 | 4/9/2012 |