The present invention relates to a comparator with hysteresis. More particularly, the present invention relates to a low hysteresis center offset comparator.
Comparator is an electronic component for signal comparison so that the level of a signal may be determined. In essence, there is a hysteresis region with the transfer curve of such kind of comparator and there is a center line with the hysteresis region. Generally, the center line of the hysteresis region may shift in ordinary situations. In some cases, the application circuit with such comparator would require the comparator to have a fixed center line with its transfer curve, i.e. the center line is located at or near a line where two inputs of the comparator are equal to each other, so that the specific function thereof may be maintained. Constant current charging circuit is one example among such application circuits.
Referring to
Therefore, there is a need to provide a low hysteresis center offset comparator so that a specific application circuit may not function abnormally due to the non-ideal comparator.
After a long intensive series of experiments and researches, the inventors finally sets forth such a low hysteresis center offset comparator, which may effectively overcome the demerits existing in the prior art.
It is, therefore, an object of the present invention to provide a low hysteresis center offset comparator to meet the requirement of a specific application circuit.
In accordance with the present invention, the low hysteresis center offset comparator comprises a first switch device, a differential amplifier having a non-inverting terminal and an inverting terminal, wherein the non-inverting terminal has an offset voltage and receives one of a non-inverting input signal and an inverting input signal via the first switch device and the inverting terminal receives one of the inverting input signal and the non-inverting input signal via the first switch device to output a differential non-inverting output signal and a differential inverting output signal, a second switch device, a comparator having a non-inverting terminal and an inverting terminal, wherein the non-inverting terminal receives one of the differential non-inverting output signal and the differential inverting output signal via the second switch device and the inverting terminal receives one of the differential inverting output signal and the non-inverting output signal to output a transitional output signal, a first inverter receiving and inverting the transitional output signal to generate a first control signal; and a second inverter receiving and inverting the first control signal to generate a second control signal as an output signal, wherein the first and second control signals jointly control the first and second switch devices so as to make the output signal have a minimum hysteresis center offset.
In a preferred embodiment, the first switch device has a first to fourth switches and the second switch device has a fifth to eighth switches, the first, third, fifth and seventh switches being controlled by the first control signal, while the second, fourth, sixth and eighth switches being controlled by the second control signal.
With use of the low hysteresis center offset comparator, the minimum hysteresis center offset is assured and thus the application circuit may be exempted from an effect caused by the hysteresis center offset.
Other objects, advantages and efficacies of the present invention will be described in detail below taken from the preferred embodiments with reference to the accompanying drawings.
The foregoing summary, as well as the following detailed description of the preferred embodiments, is better understood when read in conjunction with the appended drawings. It is understood, however, that the invention is not limited to the specific methods and disclosed or illustrated. In the drawings:
The present invention discloses a low hysteresis center offset comparator, which will be described through the preferred embodiment with reference to the appended drawings.
Referring to
In the above, the first switch device 21 includes a first, second, third and fourth switches 21-1, 21-2, 21-3, 21-4 and the second switch device 23 includes a fifth, sixth, seventh and an eighth switches 23-1, 23-2, 23-3, 23-4. In the first switch device 21, the first switch 21-1 receives a non-inverting input signal and connected to the non-inverting terminal of the differential amplifier 22. The second switch 21-2 receives the non-inverting input signal and connected to the inverting terminal of the differential amplifier 22. The third switch 21-3 receives the inverting input signal and connected to the inverting terminal of the differential amplifier 22. The fourth switch receives the inverting input signal and connected to the non-inverting terminal of the differential amplifier 22. In the second switch device 23, the fifth switch 23-1 receives the differential non-inverting output signal and connected to the non-inverting terminal of the comparator 24. The sixth switch 23-2 receives the differential non-inverting output signal and connected to the inverting terminal of the comparator 24. The seventh switch 23-3 receives the differential inverting output signal and connected to the inverting terminal of the comparator 24. The eighth switch 23-4 receives the differential inverting output signal and connected to the non-inverting terminal of the comparator 24. In operation, each of the first, third, fifth and seventh switches 21-1, 21-3, 23-1, 23-3 is controlled by the first control signal to be on and close, and each of the second, fourth, sixth and eighth switches 21-2, 21-4, 23-2, 23-4 is controlled by the second control signal to be on and close. In this manner, the hysteresis region of the final output signal has a minimum hysteresis center offset.
More specifically, when INP<INN−Vos, the first inverter 25 has a high level output, enabling the first, third, fifth and seventh switches 21-1, 21-3, 23-1 and 23-3 to be on (short circuit). Meanwhile, the second inverter 26 has a low level output, enabling the second, fourth, sixth and eighth switches 21-2, 21-4, 23-2 and 23-4 to be off (open circuit). Since there is the offset voltage Vos at the non-inverting terminal of the differential amplifier 22, the output of the comparator 24 may transition to high only when the input signal INP is increased to INP=INN+Vos. When INP>INN+Vos, the first inverter 25 has a low level output, enabling the first, third, fifth and seventh switches 21-1, 21-3, 23-1 and 23-3 to be off (open circuit). Meanwhile, the second inverter 26 has a high level output, enabling the second, fourth, sixth and eighth switches 21-2, 21-4, 23-2 and 23-4 to be on (close circuit). Since there is the offset voltage Vos at the non-inverting terminal of the differential amplifier 22, the output of the comparator 24 may transition to low only when the input signal INP is decreased to INP=INN−Vos. In this manner, the hysteresis region of a transfer curve of the low hysteresis center offset comparator of the present invention may indeed be maintained minimum.
Referring to
With use of the low hysteresis center offset comparator, the minimum hysteresis center offset is assured and thus the application circuit may be exempted from an effect caused by the hysteresis center offset.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiments. For example, although the low hysteresis center offset comparator is described with respect to the voltage comparator with hysteresis, the present invention also contemplates a current comparator with hysteresis, which has the similar operation and principle as compared to the voltage comparator with hysteresis. In addition, the offset voltage existing at the non-inverting terminal of the differential amplifier may be that inherent in or applied externally to the differential amplifier, or even any equivalent to a difference between the non-inverting and inverting terminals. Therefore, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims, which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Number | Date | Country | Kind |
---|---|---|---|
095101651 | Jan 2006 | TW | national |