Claims
- 1. A circuit comprising:
a first pair of transistors having (i) gates thereof respectively forming first and second circuit inputs, (ii) sources thereof being connected together, and (iii) drains thereof being connected together and forming at least a first circuit output; and a second pair of transistors having (i) gates thereof respectively forming third and fourth circuit inputs, (ii) sources thereof being connected together, and (iii) drains thereof being connected together and forming at least a second circuit output; wherein the sources of the first pair of transistors are connected to the sources of the second pair of transistors.
- 2. A circuit comprising:
a first pair of transistors having (i) gates thereof respectively forming first and second circuit input ports, the first and second circuit input ports being configured to receive first level signals having first and second phases respectively, (ii) sources thereof being connected together, and (iii) drains thereof being connected together and forming at least a first circuit output port configured to output a second level signal having a first phase; and a second pair of transistors having (i) gates thereof respectively forming third and fourth circuit input ports, the third and fourth input ports being configured to receive first level signals having third and fourth phases respectively, (ii) sources thereof being connected together, and (iii) drains thereof being connected together and forming at least a second circuit output port configured to output a second level signal having a second phase; wherein the sources of the first pair of transistors are connected to the sources of the second pair of transistors.
- 3. The circuit of claim 2, wherein the signals having the first level are complimentary metal-oxide semiconductor level signals and the signals having the second level are current mode logic level signals.
- 4. The circuit of claim 2, further comprising a first resistor having a first end coupled with the first circuit output port and a second resistor having a first end coupled with the second circuit output port.
- 5. The circuit of claim 4, further comprising a current supply having one end connected to the sources of the first and second pair of transistors.
- 6. The circuit of claim 5, wherein the current supply includes a fifth transistor, a drain thereof forming the one end and a source thereof being connected to ground.
- 7. The circuit of claim 2, wherein the first, second, third, and fourth phases respectively include substantially 0°, 90°, 180°, and 270°.
- 8. The circuit of claim 2, wherein the signals having the first, second, third, and fourth phase are received substantially simultaneously.
- 9. The circuit of claim 2, wherein the signals having the first level have a first duty cycle and the signals having the second level have a second duty cycle, the second duty cycle being higher than the first duty cycle.
- 10. A circuit comprising:
two differential pair transistors having source connections thereof coupled together; wherein drains of a first of the two differential pair transistors are coupled together and drains of the second of the two differential pair transistors are coupled together; and wherein gates of the two differential pair transistors respectively form first, second, third, and fourth circuit inputs.
- 11. The circuit of claim 10, wherein the drains of the first pair form a first circuit output and the drains of the second pair form a second circuit output.
- 12. The circuit of claim 11, further comprising a current source coupled to the source connections.
- 13. A circuit comprising:
a first pair of transistors having (i) gates thereof respectively forming first and second circuit inputs, (ii) sources thereof being connected together, and (iii) drains thereof being connected together and forming at least a first circuit output; and a second pair of transistors having (i) gates thereof respectively forming third and fourth circuit inputs, (ii) sources thereof being connected together, and (iii) drains thereof being connected together and forming at least a second circuit output; wherein the sources of the first pair of transistors are connected to the sources of the second pair of transistors; wherein the first, second, third, and fourth circuit inputs are adapted to respectively receive a first number of multi-phase signals having a first duty cycle, each signal being shifted in phase from all of the other signals; and wherein the first and second circuit outputs are configured to output a second number of multi-phase signals having a second duty cycle, wherein the second duty cycle is higher than the first duty cycle.
- 14. A method to convert a CMOS level signal to a CML level signal in a circuit, the circuit comprising:
a first pair of transistors having (i) gates thereof respectively forming first and second circuit inputs, (ii) sources thereof being connected together, and (iii) drains thereof being connected together and forming at least a first circuit output; and a second pair of transistors having (i) gates thereof respectively forming third and fourth circuit inputs, (ii) sources thereof being connected together, and (iii) drains thereof being connected together and forming at least a second circuit output; wherein the sources of the first pair of transistors are connected to the sources of the second pair of transistors, the method comprising:
respectively receiving first, second, third, and fourth CMOS level signals at the first, second, third, and fourth circuit inputs, each of the second, third, and fourth CMOS level signals being shifted in phase from the first CMOS level signal by a predetermined amount; activating the first pair of transistors in accordance with a phase of the received first and second CMOS level signals to produce a corresponding first CML level signal at the first circuit output; and activating the second pair of transistors in accordance with a phase of the received third and fourth CMOS level signals to produce a corresponding second CML level signal at the second circuit output.
- 15. The method of claim 14, wherein the respective predetermined amounts of the second, third, and fourth CMOS level signals are substantially 90°, 180°, and 270°.
- 16. The method of claim 15, wherein the CMOS level signals are received simultaneously.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/233,181 filed Sept. 15,2000, which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60233181 |
Sep 2000 |
US |