Claims
- 1. Apparatus for reducing a data path latency and an inter-frame delay of a time slicing shared memory switch, comprising:
- a plurality of memory write data buses for receiving a respective plurality of data frames;
- a plurality of memory write address busses for supplying addresses of memory partitions associated with said plurality of data frames;
- an address slice crosspoint for generating a time slice number identifying memory partitions identified by portions of said addresses supplied by said memory write address busses; and
- a data slice crosspoint for applying said data frames to respective memory partitions identified by a corresponding time slice number generated by said address slice crosspoint, wherein data frames are applied to said memory partitions in a time sliced manner, and wherein a time slice for each partition of a shared memory is staggered so that on any clock cycle, one memory partition is being accessed for writing at least one of said data frames and on a next clock cycle said one memory partition may be accessed for reading at least a portion of data frames from said shared memory.
- 2. The apparatus of claim 1 wherein said time slicing shared memory switch follows a Fibre Channel protocol.
- 3. The apparatus of claim 1 wherein said time slicing shared memory switch is a 16 port switch.
- 4. The apparatus of claim 1 wherein said time slicing shared memory switch is 32 bits wide.
- 5. The apparatus of claim 1 wherein said memory partitions are 16 in number.
- 6. A shared memory switch, comprising:
- a bus for receiving a plurality of data frames in a respective plurality of input channels to said switch, wherein said switch follows a Fibre Channel protocol; and
- a slice crosspoint for applying said plurality of data frames to a shared memory in a time sliced manner, wherein a time slice for each portion of said shared memory is staggered so that on any clock cycle, one memory portion is being accessed for writing at least some of said data frames to said one memory portion and on a next clock cycle said one memory portion is accessed for reading at least a portion of data frames from said one memory portion.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation-in-part of patent application Ser. No. 08/714,029, filed Sep. 11, 1996, now U.S. Pat. No. 5,894,481 said application being incorporated by reference herein in its entirety.
US Referenced Citations (28)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
714029 |
Sep 1996 |
|