Claims
- 1. In a CMOS digital-to-analog converter comprising at least one switch-pair in a common well, the individual switches of such pair being complementarily driven to "on" and "off" condition respectively to switch a corresponding resistance network terminal to one or the other of a pair of output lines in accordance with the state of an input bit, each switch having a driving gate and a back gate;
- that improvement in such a converter for reducing leakage current comprising:
- bias means to develop a predetermined potential difference between said output lines and said well with said well being more negative than said output lines, thereby to avoid bipolar leakage current.
- 2. A converter as claimed in claim 1, wherein said bias means is operable to bias said well negative with respect to ground, thereby to bias the switch back gates correspondingly.
- 3. A converter as claimed in claim 2, including means to drive the off gate voltage negative with respect to said output lines.
- 4. A converter as claimed in claim 3, where the off gate voltage is in the range of about 150 mV to 500 mV negative with respect to said output lines.
- 5. A converter as claimed in claim 4, where said off gate voltage is about 200 mV negative with respect to said output lines.
- 6. A converter as claimed in claim 2, wherein said negatively-biased well includes the switch drivers for said switches.
- 7. A converter as cliamed in claim 6, including a second well forming a diode for developing the bias voltage.
- 8. A converter as claimed in claim 7, including either diffused resistors on said second well or thin-film resistors for scaling down the diode voltage to the proper level.
- 9. A converter as claimed in claim 2, wherein said switches are ion-implanted to avoid subthreshold leakage current.
- 10. A converter as claimed in claim 1, including output op amp means connected to said output lines respectively; and
- a positive bias voltage source connected to said op-amp means to produce said potential difference.
- 11. A converter as claimed in claim 10, wherein said op-amp means comprises an op amp with its input terminals connected to said output lines respectively;
- a negative feedback resistor connected between the op-amp output and its negative input terminal;
- said positive bias voltage source being connected to the positive input of said op amp.
- 12. A converter as claimed in claim 11, wherein the bias voltage is in the range of about 150 mV to 500 mV.
- 13. A converter as claimed in claim 1, wherein said potential difference is in the range of about 150 mV to 500 mV.
- 14. A converter as claimed in claim 13, wherein said potential difference is about 200 mV.
- 15. A converter as claimed in claim 1, wherein said common well is P-type in an N-type substrate;
- said output lines being connected to an N-type region within said common well.
Parent Case Info
This application is a continuation of application Ser. No. 684,453, filed Dec. 21, 1984, now abandoned which is a continuation of application Ser. No. 414,317 originally filed on Sept. 2, 1982, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3984830 |
Buchanan et al. |
Oct 1976 |
|
4446390 |
Alaspa |
May 1984 |
|
Non-Patent Literature Citations (2)
Entry |
Cecil "1974 IEEE International Solid-State Circuits Conference Digest of Technical Papers", pp. 196-197, Feb. 1974. |
Milnes, "Semiconductor Devices and Electronics", Van Nostrand Reinhold Co., 1980, pp. 398-399. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
684453 |
Dec 1984 |
|
Parent |
414317 |
Sep 1982 |
|