C. Duvvury et al., “Internal Chip ESD Phenomena Beyond the Protection Circuit,” IEEE Trans. on Electron Devices, vol. 35, pp. 2133-2139 (1988). |
C.-N. Wu et al., “Unexpected ESD Damage on Internal Circuits of Sub-um CMOS Technology,” Proc. of Int. Electron Devices Materials Symp. pp. 143-146 (1996). |
M.-D. Ker et al., “ESD Protection to Overcome Internal Gate-Oxide Damage on Digital-Analog Interface of Mixed-Mode CMOS IC's,” Microelectronics Reliability, vol. 36, pp. 1727-1730 (1996). |
H. Terletzki et al., “Influence of the Series Resistance of On-Chip Power Supply Buses on Internal Device Failure After ESD Stress,” IEEE Trans. on Electron Devices, vol. 40, pp. 2081-2083 (1993). |
C. C. Johnson et al., “Two Unusual HBM ESD Failure Mechanisms on a Mature CMOS Process,” Proc. of EOS/ESD Sump.(1993), pp. 225-231. |
M. Chaine et al., “Unique ESD Failure Mechanisms During Negative to VCC HBM Tests,” Proc. of EOS/ESD Symp., pp. 346-355 (1997). |
EOS/ESD Standard for ESD Sensitivity Testing, EOS/ESD Association, Inc., New York (1998) (New Version). |
C. Cook et al., “Characterization of New Failure Mechanisms Arising From Power-Pin ESD Stressing,” Proc. of EOS/ESD Symp., pp. 149-156 (1993). |
T. Maloney et al., “Novel Clamp Circuits for IC Power Supply Protection,” Proc. of EOS/ESD Symp., pp. 1-12 (1995). |
X. Guggenmos et al., “A New ESD Protection Concept for VLSI CMOS Circuits Avoiding Circuit Stress,” Proc. of EOS/ESD Symp., pp. 74-82 (1991). |
N. Maene et al., “On-Chip Electrostatic Discharge Protection for Inputs, Outputs, and Supplies of CMOS Technology,” Proc. of EOS/ESD Symp. pp. 228-233 (1992). |
M.-D. Ker et al., “Whole-Chip ESD Protection Scheme for CMOS Mixed-Mode IC's in Deep-Submicron CMOS Technology,” Proc. of IEEE Custom Integrated Circuits Conference, pp. 31-34 (1997). |
S.H. Voldman et al., “Mixed-Voltage Interface ESD Protection Circuits for Advanced Microprocessors in Shallow Trench and LOCOS Isolation CMOS Technologies”, IEDM Tech. Dig., pp. 227-280 (1994). |
S. Dabral et al., “Designing On-Chip Power Supply Coupling Diodes for ESD Protection and Noise Immunity,” Proc. of EOS/ESD Symp., pp. 239-249 (1993). |
W.T. Rhoades, “ESD Stress on IC's in Equipment,” EOS/ESD Symp., Proc., EOS-12, pp. 82-91 (1990). |
M.-D. Ker, “Whole-Chip ESD Protection Design With Efficient VDD-to-VSS ESD Clamp Circuits for Submicron CMOS, VLSI,” IEEE Trans. on Electron Devices, vol. 46, pp. 173-183 (1999). |
M.-D. Ker et al., “Whole-Chip ESD Protection for CMOS VLSI/ULSI With Multiple power Pins,” Proc. of IEEE International Integrated Reliability Workshop, pp. 124-128 (1994). |
A. Chatterjee et al., “A Low-Voltage Triggering SCR for On-Chip ESD Protection at Output and Input Pads,” Proc. of Symposium on VLSI Technology, pp. 75-76 (1990). |
M.-D. Ker et al., Complementary-LVTSCR ESD Protection Scheme for Submicron CMOS, IC's Proc. of IEEE International Symposium on Circuits and Systems, pp. 833-836 (1995). |
Electromagnetic Compatibility for Industrial-Process Measurement and Control Equipment, International Standard IEC 1000-4-2. (1995) (New Version). |
J. Maas et al., “Testing Electronic Products for Susceptibility to Electrostatic Discharge,” 1990 EOS/ESD Symp., EOS-12, pp. 92-96. |
E. Chwastek, “A New Method for Assessing the Susceptibility of CMOS Integrated Circuits to Latch-up: The System-Transient Technique,” EOS/ESD Symp. Proc., EOS-11, pp. 149-155 (1989). |
R. Lewis et al., “Simulation of a System Level Transient-Induced Latchup Event,” EOS/ESD Symp. Proc., EOS-16, pp. 193-199 (1994). |
G. Weiss et al., “Transient-Induced Latchup Testing of CMOS Integrated Circuits,” EOS/ESD Symp. Proc., EOS-17, pp. 194-198 (1995). |
M-D. Ker et al., “Design on the Low-Leakage Diode String for Using the Power Rail ESD Clamp Circuits in a 0.35 um Silicide CMOS Process”, IEEE Transactions on Solid State Circuits, vol. 35, No. 4, Apr. 2000. |
M. Corsi et al., “ESD Protection of Bi CMOS Integrated Circuits Which Need to Operate in the Harsh Environment of Automotive of Industrial,” EOS/ESD Symp. Proc., EOS-15, pp. 209-213 (1993). |