Claims
- 1. An imaging system for imaging a scene to produce a sequence of image frames of the scene at a frame rate, R, comprising:
an optical input port for accepting input light from the scene; a charge-coupled imaging device comprising pixels configured in a charge storage medium, the charge-coupled imaging device located in relation to the input port such that input light from the scene impinges device pixels, the charge-coupled imaging device producing an electrical pixel signal of analog pixel values based on the input light; an analog signal processor connected to the charge-coupled imaging device for amplifying the pixel signal; an analog-to-digital processor connected to the analog signal processor for digitizing the amplified pixel signal to produce a digital image signal formatted as a sequence of image frames each of a plurality of digital pixel values and having a dynamic range of digital pixel values represented by a number of digital bits, B; and a digital image processor connected to the analog-to-digital processor for processing digital pixel values in the sequence of image frames to remap the dynamic range of the frames to a compressed dynamic range of remapped pixel values represented by a number of digital bits, D, where D is less than the number, B, a sequence of output image frames of remapped pixel values representative of the imaged scene being produced at the frame rate, R, with a latency time of no more than about 1/R.
- 2. The imaging system of claim 1 further comprising a display connected to receive the output image frame sequence and to display the sequence at the frame rate, R.
- 3. The imaging system of claim 1 wherein the digital image processor comprises:
a center-surround-shunt processor for adaptively enhancing contrast of digital pixel values from the analog-to-digital processor based on values of neighboring pixels in an image frame, and adaptively normalizing the enhanced pixel values such that the enhanced pixel values are within a compressed and normalized dynamic range; a statistics processor for acquiring pixel value statistics about the digital pixel values from the analog-to-digital processor and for acquiring pixel value statistics about the enhanced and normalized pixel values from the center-surround-shunt processor; a remapping function processor for constructing a pixel value remapping function based on the pixel value statistics acquired by the statistics processor, the remapping function constituting a rule for remapping the enhanced and normalized pixel values from the center-surround-shunt processor to a selected output dynamic range represented by the number of digital bits D; and a remap processor for applying the remapping function from the remapping function processor to the enhanced and normalized pixel values from the center-surround-shunt processor to produce a sequence of output image frames of remapped pixel values representative of the imaged scene.
- 4. The imaging system of claim 3 wherein the remapping function processor constructs a pixel value remapping function for a given image frame before pixel values in that frame are processed by the center-surround-shunt processor.
- 5. The imaging system of claim 1 wherein the number of digital bits, B, representing the dynamic range of digital pixel values produced by the analog-to-digital processor is greater than 8.
- 6. The imaging system of claim 5 wherein the number of digital bits, D, representing the compressed dynamic range of remapped pixel values is no larger than 8.
- 7. The imaging system of claim 1 wherein the frame rate, R, is at least about 25 frames per second.
- 8. An imaging system for imaging a scene to produce a sequence of image frames of the scene at a frame rate, R, of at least about 25 image frames per second, the imaging system comprising:
an optical input port for accepting input light from the scene; a charge-coupled imaging device comprising an array of pixels configured in a charge storage medium, the charge-coupled imaging device located in relation to the input port such that input light from the scene impinges device pixels, the charge-coupled imaging device producing an electrical pixel signal of analog pixel values based on the input light; an analog signal processor connected to the charge-coupled imaging device for amplifying the pixel signal; an analog-to-digital processor connected to the analog signal processor for digitizing the amplified pixel signal to produce a digital image signal formatted as a sequence of image frames each of a plurality of digital pixel values and having a dynamic range of digital pixel values represented by a number of digital bits, B, where B is greater than 8; and a digital image processor connected to the analog-to-digital processor for processing digital pixel values in the sequence of image frames to produce an output image frame sequence at the frame rate, R, representative of the imaged scene, with a latency of no more than about 1/R; the output image frame sequence being characterized by noise-limited resolution of at least a minimum number, NM, of line pairs per millimeter, referred to the charge-coupled imaging device pixel array, in an imaged scene as a function of illuminance of the input light impinging the charge-coupled imaging device pixels, wherein for a scene characterized by a contrast of about 0.3, for a human observation time of about 0.05 seconds, and for an image scene frame rate of about 30 frames per second, NM is given as NM=1900 L0 51, where L is the value of illuminance of the input light impinging the charge-coupled imaging device pixels, for at least one illuminance value between a range of illuminance values of about 1×10−2 LUX and 5×10−7 LUX.
- 9. The imaging system of claim 8 wherein L, the illuminance of the input light impinging the charge-coupled imaging device pixels, ranges between about 1×10−3 LUX and 1×10−6 LUX.
- 10. The imaging system of claim 8 wherein the frame rate, R, is at least about 30 frames per second.
- 11. The imaging system of claim 8 wherein the digital image processor processes digital pixel values in the sequence of image frames from the analog-to-digital processor to remap the dynamic range of the frames to a compressed dynamic range of remapped pixel values represented by a number of digital bits, D, where D is less than the number, B, a sequence of output image frames of remapped pixel values representative of the imaged scene being produced at the frame rate, R, with a latency time of no more than about 1/R.
- 12. The imaging system of claim 8 wherein the optical input port comprises a lens.
- 13. The imaging system of claim 8 further comprising a display connected to receive the output image frame sequence and to display the sequence at the frame rate, R.
- 14. The imaging system of claim 13 wherein the digital image processor and the display are in communication with but located remote from the charge-coupled imaging device and the analog-to-digital processor.
- 15. The imaging system of claim 13 further comprising a power supply, and wherein the charge-coupled imaging device, the analog-to-digital processor, and the display are in communication with but located remote from the digital image processor and the power supply.
- 16. The imaging system of claim 8 further comprising a communication link connected to the digital image processor for transmitting to a remotely located receiver the sequence of output image frames.
- 17. The imaging system of claim 8 further comprising a user controller for controlling the frame rate, R, and resolution of the imaging system, within operational limits of the imaging system.
- 18. The imaging system of claim 8 wherein the charge-coupled imaging device pixels are configured in a charge storage medium comprising a charge storage substrate having a front side supporting pixel interconnections and a back side having no substantial topology, buried channels in the substrate defining charge packet storage wells for the pixels, the charge-coupled imaging device located in relation to the optical input port such that input light from the scene impinges the back side of the substrate.
- 19. The imaging system of claim 18 wherein the charge storage substrate comprises a silicon substrate characterized by a resistivity of at least about 1000 Ω-cm.
- 20. The imaging system of claim 18 wherein the configuration of pixels in the charge storage substrate comprises an imaging pixel array on which input light impinges to produce charge packets in the buried channels of the imaging array pixels and a frame storage pixel array shielded from impinging input light, charge packets in the imaging pixel array being transferred to the frame storage pixel array for producing an electrical pixel signal of analog pixel values based on the input light.
- 21. The imaging system of claim 20 wherein the imaging pixel array comprises an array of electronically-shuttered pixels, each pixel in the array being selectively electronically controllable by the pixel interconnections to inhibit storage of charge packets in the buried channel of that pixel while input light impinges the charge-coupled imaging device.
- 22. The imaging system of claim 20 wherein the pixel interconnections supported on the front side of the charge storage medium define a three-phase clocking configuration for transferring charge packets in the buried channels.
- 23. The imaging system of claim 20 wherein the pixel interconnections supported on the front side of the charge storage substrate provide interconnections for selective electronic transfer of a charge packet in a given pixel of the imaging pixel array to an adjacent pixel located in a different row of the imaging pixel array, and provide interconnections for selective electronic transfer of a charge packet in a given pixel in the imaging array to an adjacent pixel located in a different column of the imaging pixel array.
- 24. The imaging system of claim 20 wherein charge packets resident in a portion of the pixels in the frame storage pixel array are summed prior to production of an electrical pixel signal of analog pixel values.
- 25. The imaging system of claim 12 wherein the pixels of the charge-coupled imaging device are configured in a charge storage medium comprising a substrate that is curved in a selected nonplanar focal surface profile and located a selected distance from the lens with the focal surface facing the lens, the focal surface profile and lens-to-substrate distance selected such that the input light is in focus at the location of the substrate.
- 26. The imaging system of claim 18 further comprising a cooling device in contact with the charge storage substrate to suppress dark current charge packet generation in pixels of the charge-coupled imaging device.
- 27. An imaging system for imaging a scene to produce a sequence of image frames of the scene at a frame rate, R, the imaging system comprising:
an optical input port for accepting input light from the scene; a first charge-coupled imaging device comprising pixels configured in a charge storage medium, the first charge-coupled imaging device located in relation to the input port such that at least a central field-of-view region of the input light impinges device pixels, the first charge-coupled imaging device producing an electrical central field-of-view pixel signal of analog pixel values based on the input light; a second charge-coupled imaging device comprising pixels configured in a charge storage medium, the second charge-coupled imaging device being located in relation to the input port such that at least a peripheral field-of-view region of the input light impinges device pixels, the second charge-coupled imaging device producing an electrical peripheral field-of-view pixel signal of analog pixel values based on the input light; and an image processor connected to receive the central field-of-view pixel values and peripheral field-of-view pixel values to amplify and digitize the pixel values and to blend the central field-of-view pixel values with the peripheral field-of-view pixel values to produce a sequence of composite image frames, each composite image frame having digital central field-of-view pixel values in a central region of the composite image frame and having digital peripheral field-of-view pixel values surrounding the central region to form a peripheral region of the composite image frame, the sequence of composite image frames being produced at the frame rate, R, with a latency time of no more than about 1/R.
- 28. The imaging system of claim 27 further comprising a display connected to receive the sequence of composite image frames and display the sequence at the frame rate, R, with the central image region of each composite image frame displayed at unity magnification and the peripheral image region of each composite image frame displayed at a magnification less than unity.
- 29. The imaging system of claim 28 wherein the display subtends a field of view, with respect to a display viewer, that exceeds the field of view subtended by the central image region.
- 30. The imaging system of claim 29 wherein the central image region subtends an angle of at least about 30 degrees and the peripheral image region subtends an angle of at least about 80 degrees.
- 31. The imaging system of claim 27 further comprising:
a field-of-view separator aligned with the optical input port for directing the central field-of-view region of the input light to the first charge coupled imaging device and for directing the peripheral field-of-view region of the input light to the second charge coupled imaging device; a long focal length lens located between the field-of-view separator and the first charge-coupled imaging device to focus the central field-of-view region of the input light onto the first charge-coupled imaging device; and a short focal length lens located between the field-of-view separator and the second charge-coupled imaging device to focus the peripheral field-of-view region of the input light onto the second charge-coupled imaging device.
- 32. The imaging system of claim 31 wherein the charge storage medium of the second charge-coupled imaging device comprises a substrate that is curved in a concavity described by up to two independent radii of curvature and located a selected distance from the short focal length lens with the curvature facing the lens, the substrate radii of curvature and lens-to-substrate distance selected such that the peripheral field-of-view region of the input light is in focus at the location of the substrate.
- 33. The imaging system of claim 27 wherein the frame rate, R, is at least about 25 frames per second.
- 34. A charge-coupled imaging device for imaging a scene to produce a sequence of image frames of the scene at an image frame rate, R, of at least about 25 image frames per second, the charge-coupled imaging device comprising:
a charge storage medium comprising a substrate having a front side and a backside; an array of pixels defined in the charge storage substrate by pixel interconnections supported on the front side of the substrate, exposure of the substrate to light from the scene producing charge packets in the pixels, the pixel interconnections providing selective electronic temporal control of transfer of charge packets from one pixel to another in the substrate; means for suppressing generation of dark current charge packet generation in the substrate pixels; and an output circuit for converting the charge packets in the pixels to an electrical pixel signal of output pixel values based on the light from the scene, a plurality of pixel values together forming an image frame, the output circuit characterized by a capacitance of less than about 10 femtoFarads; the output pixel values being characterized by noise-limited resolution of at least a minimum number, NM, of line pairs per millimeter, referred to the charge-coupled imaging device pixel array, in an image frame configured of the output pixel values as a function of illuminance of the light from the scene impinging the charge-coupled imaging device pixels, wherein for a scene characterized by a contrast of about 0.3, for a human observation time of about 0.05 seconds, and for an image scene frame rate of about 30 frames per second, NM is given as NM=1900 L0.51, where L is the value of illuminance of the input light impinging the charge-coupled imaging device pixels, for at least one illuminance value between a range of illuminance values of about 1×10−2 LUX and 1×26 10−7 LUX.
- 35. The charge-coupled imaging device of claim 34 further comprising an output pixel processor for amplifying the electrical pixel signal of output pixel values and for filtering electrical noise introduced into the signal by the output circuit.
- 36. The charge-coupled imaging device of claim 34 wherein the electrical pixel signal of output pixel values has a dynamic range of at least about 1000 distinct pixel value levels.
- 37. The charge-coupled imaging device of claim 36 wherein the electrical pixel signal of output pixel values has a dynamic range of at least about 3000 distinct pixel value levels.
- 38. The charge-coupled imaging device of claim 34 wherein the image scene frame rate, R, is at least about 30 frames per second.
- 39. The charge-coupled imaging device of claim 34 wherein the back side of the charge storage substrate has no substantial topology and the charge storage substrate is oriented such that light from the scene to be imaged impinges the back side of the charge storage substrate, and further comprising buried channels in the substrate to define charge packet storage wells for the pixels.
- 40. The charge-coupled imaging device of claim 39 wherein the charge storage substrate comprises a silicon substrate characterized by a resistivity of at least about 1000 Ω-cm.
- 41. The charge-coupled imaging device of claim 39 wherein the pixel interconnections supported by the charge storage substrate define an imaging pixel array on which light from the scene to be imaged impinges to produce charge packets in the imaging array pixel buried channels, and a frame storage pixel array shielded from impinging light from the scene, charge packets in the imaging pixel array being transferred to the frame storage pixel array for producing the electrical pixel signal.
- 42. The imaging system of claim 41 wherein the imaging pixel array comprises an array of electronically-shuttered pixels, each pixel in the array being selectively electronically controllable by the pixel interconnections to inhibit storage of charge packets in the buried channel of that pixel while light from the scene impinges the charge-coupled imaging device.
- 43. The imaging system of claim 41 wherein the pixel interconnections supported on the front side of the charge storage substrate define a three-phase clocking configuration for transferring charge packets in the buried channels.
- 44. The imaging system of claim 41 wherein the pixel interconnections supported on the front side of the charge storage substrate provide interconnections for selective electronic transfer of a charge packet in a given pixel of the imaging pixel array to an adjacent pixel located in a different row of the imaging pixel array, and provide interconnections for selective electronic transfer of a charge packet in a given pixel in the imaging array to an adjacent pixel located in a different column of the imaging pixel array.
- 45. The imaging system of claim 41 wherein charge packets in a portion of the pixels in the frame storage pixel array are summed prior to production of the electrical pixel signal.
- 46. The charge-coupled imaging device of claim 34 wherein the means for suppressing dark current charge packet generation comprises a cooling device in contact with the charge storage substrate.
- 47. The charge-coupled imaging device of claim 46 wherein the cooling device comprises a thermo-electric cooling device.
- 48. A charge-coupled imaging device for imaging a wide field-of-view scene to produce a sequence of image frames of the scene at an image frame rate, R, the charge-coupled imaging device comprising:
a short focal length lens for accepting light from the scene to be imaged; a charge storage medium comprising a charge storage substrate having a front side and a back side, the charge storage substrate being curved in a selected nonplanar focal surface profile and located a selected distance from the lens with the focal surface facing the lens, the focal surface profile and lens-to-substrate distance selected such that the light accepted by the lens is in focus at the position of the substrate; a support substrate on which the nonplanar charge storage substrate is supported to maintain the selected surface profile of the charge storage substrate; an array of pixels defined in the charge storage substrate by pixel interconnections supported on the front side of the substrate, exposure of the substrate to light from the scene through the lens producing charge packets in the pixels, the pixel interconnections providing selective electronic temporal control of transfer of charge packets from one pixel to another in the substrate; means for suppressing generation of dark current charge packet generation in the substrate pixels; and an output circuit for converting the charge packets in the pixels to an electrical pixel signal of output pixel values based on the light from the scene, a plurality of pixel values together forming an image frame, the output pixel values being produced at a rate corresponding to the image frame rate, R.
- 49. The charge-coupled imaging device of claim 48 wherein the charge storage substrate is concave with respect to the front side of the substrate such that the front side is exposed to light from the scene through the lens.
- 50. The charge-coupled imaging device of claim 48 wherein the back side of the charge storage substrate has no substantial topology, and wherein the charge storage substrate is concave with respect to the back side of the substrate such that the back side is exposed to light from the scene through the lens.
- 51. The charge-coupled imaging device of claim 50 wherein the image frame rate, R, is at least about 25 frames per second.
- 52. The charge-coupled imaging device of claim 51 wherein the output pixel values produced by the output circuit are characterized by noise-limited resolution of at least a minimum number, NM, of line pairs per millimeter, referred to the charge-coupled imaging device pixel array, in an image frame configured of the output pixel values, as a function of illuminance of the light from the scene impinging the charge-coupled imaging device pixels, wherein for a scene characterized by a contrast of about 0.3, for a human observation time of about 0.05 seconds, and for an image scene frame rate of about 30 frames per second, NM is given as NM=1900 L0.51, where L is the value of illuminance of the input light impinging the charge-coupled imaging device pixels, for at least one illuminance value between a range of illuminance values of about 1×10−2 LUX and 1×10−7LUX.
- 53. The charge-coupled imaging device of claim 48 wherein the means for suppressing dark current charge packet generation comprises a cooling device in contact with the charge storage substrate.
- 54. A charge-coupled imaging device for imaging a scene to produce an electronic representation of the scene, the charge-coupled imaging device comprising:
a charge storage medium comprising a substrate having a front side and a backside; pixels defined in an array of pixel rows and pixel columns in the charge storage substrate by a plurality of columns of buried channels in the substrate and by a plurality of rows of pixel gates on the substrate over the buried channel columns; a channel stop region in the substrate between and at the periphery of the columns of buried channels; a serial output register defined by a row of register gates on the substrate over the buried channels and adjacent to the last pixel row in the pixel array, the output register including an output stage defined by an output stage gate at the end of the register gate row and a corresponding output stage buried channel comprising an end column of the plurality of buried channel columns, the output stage buried channel extending to the output stage gate; a charge-collection junction adjacent to the output stage gate and defined by a p/n junction in the substrate for collecting charge generated in the array of pixels and output at the output stage gate; and an output stage charge funnel located between the output stage gate and the charge-collection junction for funneling charge in the output stage buried channel to the charge-collection junction; the output stage charge funnel defined by a buried implant having a first width at the end of the buried channel and a second width at the charge-collection junction, the first width being larger than the second width.
- 55. The charge-coupled imaging device of claim 54 further comprising:
an output circuit connected to the charge-collection junction for converting the collected charge to an electronic representation of a scene being imaged, the output circuit comprising a capacitor, an output transistor, and a reset transistor all located in the substrate, the capacitor being connected to the charge-collection junction for producing a voltage corresponding to a given amount of charge collected at the charge-collection junction, the reset transistor being defined by a reset gate and a reset buried channel in the substrate and extending between a reset transistor bias contact and the reset gate; and a reset charge funnel located between the reset gate and the charge-collection junction for draining charge from the output stage capacitor after the output circuit has produced an electronic representation for a given amount of charge collected at the charge-collection junction, the reset charge funnel defined by a buried implant having a first width at the end of the reset buried channel and a second width at the charge-collection junction, the first width being larger than the second width.
- 56. The charge-coupled imaging device of claim 55 wherein the charge-collection junction comprises a dopant region in the substrate, dopant in the region provided by diffusion of dopant from a doped conducting layer deposited over the charge-collection junction location into the substrate under the conducting layer at the charge-collection junction location.
GOVERNMENT RIGHTS IN THE INVENTION
[0001] This invention was made with support under Contract Number F19628-95-C-0002 awarded by the Air Force. The U.S. Government has certain rights in this invention.
Divisions (2)
|
Number |
Date |
Country |
| Parent |
09263433 |
Mar 1999 |
US |
| Child |
09731259 |
Dec 2000 |
US |
| Parent |
08632746 |
Apr 1996 |
US |
| Child |
09263433 |
Mar 1999 |
US |