Low noise broadband amplifier with resistive matching

Information

  • Patent Grant
  • 10432242
  • Patent Number
    10,432,242
  • Date Filed
    Wednesday, May 9, 2018
    6 years ago
  • Date Issued
    Tuesday, October 1, 2019
    5 years ago
Abstract
Various circuitry may benefit from appropriate matching. For example, certain low noise broadband amplifiers may benefit from resistive matching.
Description
BACKGROUND
Field

Various circuitry may benefit from appropriate matching. For example, certain low noise broadband amplifiers may benefit from resistive matching.


Description of the Related Art

A traditional radio frequency (RF) receiver signal chain uses an RF amplifier first. This amplifier is typically a low noise amplifier (LNA). The input impedance is matched to the antenna using inductors.





BRIEF DESCRIPTION OF THE DRAWINGS

For proper understanding of the invention, reference should be made to the accompanying drawings, wherein:



FIG. 1 illustrates a circuit diagram of a circuit according to certain embodiments.



FIG. 2 illustrates an example of a differential implementation, according to certain embodiments.



FIG. 3 illustrates an example of a multiple phase implementation, according to certain embodiments.





DETAILED DESCRIPTION

Certain embodiments of the present invention provide a passive mixer and noise cancelling baseband amplifier. The amplifier arrangement of certain embodiments may provide a reduced area and higher linearity compared with previous approaches.


Certain embodiments of an amplifier may be used in a variety of applications. For example, the amplifier according to certain embodiments may be used in RF receiver signal chains, but also may be used in other implementations, such as in sensor amplifiers, such as microphones, accelerometers, and the like.



FIG. 1 illustrates a circuit diagram of a circuit according to certain embodiments. The diagram of FIG. 1 provides an example of one implementation of certain embodiments, but as will be discussed below, other implementations are also possible.


As can be seen in FIG. 1, a resistor R1 can be provided between the circuit input, labelled as node a, and a baseband amplifier A1. The baseband amplifier A1 can be configured to receive current input and provide current output. This amplifier can have a low impedance input. The gain of this amplifier can be defined by the ratio of the resistors R2 and R3, such that Gain=−R2/R3.


In parallel with the series connection of resistor R1 and baseband amplifier A1, the circuit can also include a voltage to current amplifier A2 with high input impedance. The gain of this amplifier may be −G2.


The circuit can also include a summing transimpedance amplifier A3. This amplifier can sum currents i1, which is the current from amplifier A1, and i2, which is the current from amplifier A2. The input port can be modelled as a source having a source voltage Vsrc and a source resistance Rsrc, which can provide a voltage Va at node a.


In operation, this circuit can process input signals from the input port and provide a corresponding amplified signal at the output port. More particularly, a voltage signal on node a can result in current i1 at the output of amplifier A1. The value of this current may be as follows:







i
1

=




-
R






2


R





3


×


V
a


R





1







The same voltage signal Va can also result in a current i2 at the output of amplifier 2. The value of this current may be as follows:

i2=−GVa


Thus, for voltage signal Va, the sum of the output currents currents i1 and i2 can be as follows:








i
1

+

i
2


=


(




-
R






2


R





3


×


V
a


R





1



)

+

(


-
G






2
×

V
a


)






When








R





2


R





3


=

R





1
×
G





2





Then the sum can be simplified as follows:








i
1

+

i
2


=


(


-
R






1
×
G





2
×


V
a


R





1



)

+

(


-
G






2
×

V
a


)










i
1

+

i
2


=


(


-
G






2
×

V
a


)

+

(


-
G






2
×

V
a


)










i
1

+

i
2


=


-
2

×
G





2
×

V
a






Nevertheless, as noted in FIG. 1, there may be some noise current inr1 from resistor R1. The noise current inr1 from resistor R1 can result in a contribution to output current i1, as follows:







i
1

=




-
R






2


R





3


×

i

nr





1







That same noise current, inr1, can generate a noise voltage Vna on node a, as follows:

Vna=R1×(−inr1)


This noise voltage Vna can result in a contribution to output current i2, as follows:

i2=−GR1×(−inr1)


The sum of these contributions to output currents i1 and i2 is as follows:








i
1

+

i
2


=


(




-
R






2


R





3


×

i

nr





1



)

+

(


-
G






2
×
R





1
×

(

-

i

nr





1



)


)






When








R





2


R





3


=

R





1
×
G





2





Then the sum can be simplified as follows:

i1+i2=(−RGinr1)+(−GR1×(−inr1))
i1i2=inr1(−RG2)+inr1(G2×+R1)
i1+i2=−inr1(GR1)+inr1(G2×+R1)
i1+i2=0


Thus, in the case where the ratio of resistors R2 and R3 is selected to be equal to the product of R1 and gain G2, then the signal path gain from Va is twice that of G2, while the noise gain from R1 is 0.


The impedance seen looking into node a can be determined by resistor R1. Thus, with appropriate selection of resistor values, the circuit can prevent the noise from this resistor from appearing at the circuit's output.


There can be various modifications to the above embodiments. For example, as shown FIG. 1, there can be a plurality of distinct paths connecting the input port to the output port. The plurality of distinct paths can include a first path and a second path. A first amplifier, namely amplifier A1, can be on the first path and a second amplifier, namely amplifier A2, can be on the second path.


The first path can include a plurality of series connected operational amplifiers. This could be a modification to the circuit shown in FIG. 1. For example, in addition to amplifier A1 there could be additional amplifiers connected in series to A1, optionally between amplifier A1 and the summing amplifier, A3.


The second path can also include a plurality of series connected operational amplifiers. This could be a modification to the circuit shown in FIG. 1. For example, in addition to amplifier A2 there could be additional amplifiers connected in series to A2, optionally between amplifier A2 and the summing amplifier, A3.


The second path can also include a plurality of parallel connected operational amplifiers. This could be a modification to the circuit shown in FIG. 1. For example, in addition to amplifier A2 there could be additional amplifiers connected in parallel to A2, between node a and the summing amplifier, A3.


The above modifications can be applied in combination with one another. For example, the first path can include multiple series-connected operational amplifiers and the second path can include multiple series-connected operational amplifiers and multiple parallel-connected operational amplifiers.


Both single-ended and differential implementations are possible. FIG. 1 illustrates an example of a single-ended implementation. FIG. 2 illustrates an example of a differential implementation, according to certain embodiments. FIG. 2 shows how an input port can include a differential line instead of a single-ended approach with a ground.


Both single-phase and multiple phase implementations are possible. FIG. 1 illustrates an example of a single-phase implementation. FIG. 3 illustrates an example of a multiple phase implementation, according to certain embodiments. As shown in FIG. 3, the circuit can included multiple phases. FIG. 3 illustrates two phases, but other numbers of phases are also possible. FIG. 3 illustrates that each of the phases can be selectively switched out. Alternatively, each phase could be provided with a single-phase implementation.


In certain embodiments, capacitors can be used to create frequency dependent transfer functions.



FIG. 1 shows a summing circuit that it is a summing amplifier. There are other possible summing circuits, such as an input stage of an analog to digital converter (ADC) circuit. Likewise, while FIG. 1 illustrates amplifiers A1 and A2 as operational amplifiers (op-amps), other kinds of amplifiers are also permitted.


Certain embodiments can be used for an RF receiver, where a passive mixer is placed in front of the amplifier. The baseband amplifier's input impedance is used for RF impedance matching on the RF side of the passive mixer.


One having ordinary skill in the art will readily understand that the invention as discussed above may be practiced with steps in a different order, and/or with hardware elements in configurations which are different than those which are disclosed. Therefore, although the invention has been described based upon these preferred embodiments, it would be apparent to those of skill in the art that certain modifications, variations, and alternative constructions would be apparent, while remaining within the spirit and scope of the invention.

Claims
  • 1. A circuit, comprising: an input port configured to receive a baseband signal;an output port configured to provide an amplified version of the baseband signal;a plurality of parallel amplifiers connected to the input port;a circuit input node, disposed between the input port and the plurality of parallel amplifiers;a plurality of distinct paths comprising at least a first path and a second path, wherein the first path comprises a first resistor configured to provide an input impedance at the input port, a first amplifier disposed after the first resistor, wherein the first amplifier is one of the plurality of parallel amplifiers, wherein the first path is in-phase to a noise generated by the first resistor and in-phase to the circuit input node, wherein the second path comprises a second amplifier of the plurality of parallel amplifiers, and wherein the second path is anti-phase to the noise generated by the first resistor and in-phase to the circuit input node;a summing circuit configured to sum outputs of the plurality of parallel amplifiers and provide the amplified version of the baseband signal to the output port,a second resistor, wherein the second resistor comprises a second resistance and is connected in parallel to the first amplifier;a third resistor, wherein the third resistor comprises a third resistance and is connected after the first amplifier; andwherein a product of a first resistance of the first resistor and a gain of the second amplifier is equal to a ratio of the second resistance to the third resistance.
  • 2. The circuit according to claim 1, wherein the circuit is configured to down convert RF to baseband and the circuit further comprises: a passive mixer comprising an RF side, wherein the plurality of parallel amplifiers connected in a single-phase circuit to the input port, wherein the passive mixer is connected in front of the first amplifier, and the input impedance is configured to match an impedance of the RF side of the passive mixer.
US Referenced Citations (61)
Number Name Date Kind
4434405 Gans Feb 1984 A
4757270 Rokos Jul 1988 A
4801861 Ashley Jan 1989 A
5345471 McEwan Sep 1994 A
5523760 McEwan Jun 1996 A
5604460 Sehrig Feb 1997 A
5744385 Hojabri Apr 1998 A
5880634 Babanezhad Mar 1999 A
6148048 Kerth Nov 2000 A
6556077 Schaffer Apr 2003 B2
6566854 Hagmann May 2003 B1
6801628 Thiel Oct 2004 B1
6856796 Ding Feb 2005 B2
7095994 Aytur Aug 2006 B1
7619472 Tekin Nov 2009 B1
8115549 Ogasawara Feb 2012 B2
8260246 Li Sep 2012 B1
8503967 Liao Aug 2013 B2
8705752 Jiang Apr 2014 B2
8750818 Chung Jun 2014 B2
9000839 Yendluri Apr 2015 B2
9025709 Liao May 2015 B2
9219507 Rofougaran Dec 2015 B2
9595985 Murphy Mar 2017 B1
9673782 Andrabi Jun 2017 B1
20020049044 Indseth Apr 2002 A1
20030181188 Darabi Sep 2003 A1
20040142674 Kuiri Jul 2004 A1
20040239419 Gregorius Dec 2004 A1
20050110550 Shi May 2005 A1
20050258896 Bardsley Nov 2005 A1
20070047669 Mak Mar 2007 A1
20070159247 Lee Jul 2007 A1
20080069183 Terada Mar 2008 A1
20080084236 Chung Apr 2008 A1
20080218273 Uehara Sep 2008 A1
20080224779 Lin Sep 2008 A1
20090098840 Vaisanen Apr 2009 A1
20090167439 Zhan Jul 2009 A1
20090251216 Giotta Oct 2009 A1
20100141340 Huang Jun 2010 A1
20100156538 Ogasawara Jun 2010 A1
20110237212 Takemura Sep 2011 A1
20130178183 Rafi Jul 2013 A1
20130223569 Ito Aug 2013 A1
20130271213 Chung Oct 2013 A1
20140045443 Rofougaran Feb 2014 A1
20140155014 Leung Jun 2014 A1
20140329484 Lau Nov 2014 A1
20140347122 Hong Nov 2014 A1
20150084688 Chang Mar 2015 A1
20150194979 Jiang Jul 2015 A1
20150214925 Ogasawara Jul 2015 A1
20150357979 Ouchi Dec 2015 A1
20160079943 Mallinson Mar 2016 A1
20160233908 Mak Aug 2016 A1
20160336930 Matsuno Nov 2016 A1
20170093449 Zhu Mar 2017 A1
20180026584 Park Jan 2018 A1
20180034418 Blednov Feb 2018 A1
20180048339 Wu Feb 2018 A1
Non-Patent Literature Citations (2)
Entry
Murphy, David, et al. “A Noise-Cancelling Receiver Resilient to Large Harmonic Blockers,” IEEE Journal of Solid-State Circuits, vol. 50, No. 6, Jun. 2015, pp. 1336-1350.
Wu, Hao, et al. “A Blocker-Tolerant Inductor-Less Wideband Receiver With Phase and Thermal Noise Cancellation,” IEEE Journal of Solid-State Circuits, vol. 50, No. 12, Dec. 2015, pp. 2948-2964.