LVDS (Low Voltage Differential Signaling) is an I/O scheme used in high performance systems requiring differential, low swing signals that are suitable for advanced CMOS technology.
Low swing, differential signaling has its origins in ECL (Emitter Coupled Logic). As the name implies, ECL was originally created using bipolar technology and its output characteristics are particularly well suited for bipolar transistors. Generally, due to its high cost and power, it was only used for the highest performing systems.
As IC technology has advanced, CMOS performance has increased rapidly, mainly due to transistor scaling. As transistors scaled downward, their performance increased, but their operating voltage scaled downward in the same fashion. Though many of the high performance systems using CMOS have progressed beyond the typical ˜200 MHz, rail to rail, CMOS I/O, the power supply levels for these systems has not scaled at the same rate. It therefore became desirable to have CMOS based high performance systems adopt the high performance I/O aspects of ECL and still maintain an I/O scheme that is better suited for CMOS technology.
Referring to
An example of a prior art LVDS output is shown in
More particularly, a first transistor pair P5/N5 is coupled in series to form a first inverter, the gates of the transistors P5/N5 being coupled to a non-inverted input signal IN. A second transistor pair P6/N6 is coupled in series to form a second inverter, the gates of the transistors P6/N6 being coupled to an inverted input signal IN bar, or INb. The inverters P5/N5 and P6/N6 are both coupled (via circuit node PM) through a transistor P2 to a supply voltage, and are both coupled (via circuit node PM) through a transistor N4 to ground. An output signal Ob of the inverter P5/N5 and an output signal O of the inverter P6/N6 are coupled together by a termination resistor RTERM having a nominal value of 100 ohms.
A feedback network is formed by resistors RFB1/RFB2 and a filter circuit RCOMP/CCOMP. A feedback circuit node CMFB is coupled via the resistors RFB1 and RFB2 to the respective output signals O and Ob, and is coupled to ground through the series combination of RCOMP/CCOMP. A common-mode feedback signal thus formed at the node CMFB is input to a differential amplifier 301 that includes transistors N1/N2 (connected as a differential pair) and a current source I1. A reference voltage of 1.25V is applied to the other input, of the differential pair N1/N2.
In one leg of the differential amplifier 301, the transistor N1 is coupled through a transistor P1 to the supply voltage. In the opposite leg of the differential amplifier 301, the transistor N2 is coupled through a transistor P3 to the supply voltage. A current through the transistor P1 is mirrored to the transistor P2. A current through the transistor P3 is mirrored to the transistor N4, via transistors P4 and N3.
In
The current source 11 can be generated using a bandgap reference or other reference voltage source that produces a voltage REF_V, a transistor N10, and resistor RBIAS as shown in
In the prior art, the 3.5 mA controlled output current is set by a bias resistor across which a known voltage is applied, such as the voltage V1 in the typical method shown in
Many high performance systems require low noise circuits. Noise can be seen as “jitter” on any edge in the output. Causes of jitter can be internal timing inaccuracies, phase noise, spurious frequencies found in the spectrum, etc.
One source of spurs is internal signals, at frequencies different than the output, leaking to the output through the power supply. In the time domain, this would appear as a small signal added to the VDD of the output. In the case of an oscillator output signal, this small signal is upconverted by the output, and is seen as spurs around the carrier (output frequency).
One way to reduce the signal leakage to the output is to have separate power supply pins, such that the output power supply is isolated from the supply of the internal circuits generating the spurious signals. This approach can be used only if it is possible to add another pin to the circuit.
An LVDS output is described herein that has wideband operation down to 2.5V without degrading spur performance or dramatically increasing die area. A current mirror used in a conventional LVDS output is eliminated in such as way as to reduce noise coupling and produce especially clean output signals.
Other features and advantages will be understood upon reading and understanding the detailed description of exemplary embodiments, found herein below, in conjunction with reference to the drawings, a brief description of which is provided below.
There follows a more detailed description of the present invention. Those skilled in the art will realize that the following detailed description is illustrative only and is not intended to be in any way limiting. Other embodiments of the present invention will readily suggest themselves to such skilled persons having the benefit of this disclosure. Reference will now be made in detail to embodiments of the present invention as illustrated in the accompanying drawings. The same reference indicators will be used throughout the drawings and the following detailed description to refer to the same or like parts.
As previously described, signal leakage to the output of an LVDS output driver can undesirably degrade the output signal. In accordance with one aspect of the present LVDS output driver, a filter is inserted between the output and VDD. By inserting a filter between the output and VDD, it is possible to increase the isolation from VDD.
Referring to
It has been found that RFILT has a significant, impact on the output waveform, and must be kept small, since, the higher the value, the larger the drop across it, limiting head room of the output. Furthermore, it may be shown that RFILT further degrades the VDD isolation clue to loss of operating margin. In one example, between RFILT=1 ohm and 130 ohms, the isolation degrades by 5 db at 10 MHz.
By adding a transistor to the filter, the issues involving low value RFILT, and high value CFILT, can be mostly mitigated.
In the case of the active filter of
As previously described in relation to
Referring to
Within the inverter portion 1010 of the circuit, sources of the transistors N5 and N6 are coupled directly to ground. A resistor RREF is inserted between the source of the transistor P5 and the drain of the transistor N5. Similarly, a resistor RREFZ is inserted between the source of the transistor P6 and the drain of the transistor N6.
Within the supply portion 1020 of the circuit, transistors N1 and N2 of the differential amplifier 301′ are Coupled to the supply voltage through respective transistors P1 and P12. The transistors P1 and P12 are connected such that the current through the transistor P1 is mirrored in the transistor P12. The transistor P12, a capacitor CFILT and a transistor N11 form an active supply filter, an output FILT_OUT of which is applied to the inverter portion 1010 of the circuit. A drain electrode of the transistor N11 is coupled to the supply voltage, and a source electrode of the transistor 11 forms the output FILT_OUT, The source electrodes of the transistors P12 and N11 are coupled together at a circuit node FGATE, which is coupled through the capacitor CFILT to ground.
To achieve low (2.5V) voltage operation, a zero Vt, source follower N11 is used. To achieve 3.3 reliability all transistors are of the thick gate type, present in most modern CMOS processes.
As compared to the circuit of
The common mode is determined by feedback resistors (RFB1 and RFB2), the differential amplifier 301′, and the source follower (N11), which is the output of the supply filter. The feedback resistors RFB1 and RFB2, which may be on the order of 50 kohms each, feed to a common node (CMFB), which is filtered by RCOMP/CCOMP, and then compared to a 1.25V reference voltage by the differential amplifier 301′. In contrast to the prior art, the differential amplifier 301′ then forces the source electrodes of PMOS transistors P1 and P2 (node FGATE) to the voltage necessary to create a 1.25V common mode voltage on the output. In this way, the source electrodes of transistors N5, N6 and N11 connect directly to low impedance nodes, and no operating margin is lost due to linear requirements of current mirrors. The use of a zero Vt transistor as the output of the filter ensures low voltage operation, and the high impedance of the differential amplifier 301′ forms the resistive component of the filter, forming an RC circuit in combination with CFILT.
The output voltage swing of the output is specified to be 350 mV across the 100 ohm termination resistor, implying a 3.5 mA output current. Since the common mode voltage is forced to be 1.25V, the output low voltage must be the common mode voltage minus 175 mV, or 1.075V. The manner in which the desired output voltage swing is obtained, using resistors RREF and RREFZ, is illustrated in
In an exemplary embodiment, the circuit of
Although embodiments of the present invention have been described in detail, it should be understood that various changes, substitutions and alternations can be made without departing from the spirit and scope of the inventions as defined by the appended claims.