Claims
- 1. A low noise transistor integrated circuit module having an effective gate width W.sub.eff comprising
- a cell including k FETs each having a gate length L and a gate width W=W.sub.eff N, where k=1, 2 . . . said FETs being electrically connected in parallel with one another when k>1, and each of said FETs having a gate width of about 2.5 .mu.m or less,
- a plurality m of said cells being topologically arranged in a row and being electrically connected in parallel with one another, and
- a plurality n of said rows being arranged topologically parallel to one another and being electrically connected in parallel with one another, so that said effective gate width of said module is increased by a factor of kmn=N compared to said gate width W, thereby to decrease the gate resistance and noise figure of said module compared to a single transistor having a gate width W.sub.eff.
- 2. The invention of claim 1 wherein the gate resistance of said module is decreased by a factor of approximately N.sup.2.
- 3. The invention of claim 1 wherein said FETs comprise conventional CMOS transistors.
- 4. A low noise amplifier comprising
- a transistor circuit for providing gain, and
- a current source coupled to said gain circuit,
- characterized in that said transistor circuit comprises a module according to claim 1.
- 5. A low noise amplifier comprising
- a transistor circuit for providing gain, and
- a current source coupled to said gain circuit, said current source comprising a first transistor circuit for providing a load to said gain circuit and a second transistor circuit for biasing said first circuit, characterized in that said first and second circuits each comprise a low noise transistor integrated circuit module having an effective gate width W.sub.eff each of said modules including
- a cell including k FETs each having a gate length L and a gate width W=W.sub.eff /N, where k=1, 2 . . . said FETs being electrically connected in parallel with one another when k>1,
- a plurality m of said cells being topologically arranged in a row and being electrically connected in parallel with one another, and
- a plurality n of said rows being arranged topologically parallel to one another and being electrically connected in parallel with one another, so that said effective gate width of said module is increased by a factor of kmn=N compared to said gate width W, thereby to decrease the gate resistance and noise figure of said module compared to a single transistor having a gate width W.sub.eff.
- 6. A method of reducing the noise figure of an amplifier comprising fabricating a low noise transistor module having an effective gate width W.sub.eff by the steps of
- forming a cell including k FETs each having a gate length L and a gate width W=W.sub.eff /N, where k=1, 2 . . . said FETs are electrically connected in parallel with one another when k>1, and each of said FETs has a gate width of about 2.5 .mu.m or less,
- laying out a plurality m of the cells so that topologically they are arranged in a row and electrically they are connected in parallel,
- laying out a plurality n of said rows so that they are topologically arranged parallel to one another and electrically they are connected in parallel with one another, so that said effective gate width of said module is increased by a factor kmn=N compared to the gate width W, thereby to decrease the gate resistance of the module and the noise figure of the amplifier compared to a single transistor having a gate width W.sub.eff.
- 7. The invention of claim 6 wherein said gate resistance is decrease by a factor of approximately N.sup.2.
- 8. The invention of claim 6 wherein said forming step includes fabricating conventional CMOS transistors.
CROSS-REFERENCE TO RELATED APPLICATION
This application claims priority from Provisional application Ser. No. 60/031,548 filed on Dec. 3, 1996.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
I. Yoshida et al., Highly Efficient UHF-Band Si Power MOSFETs for RF Power Amplifiers, Electronics and Communications in Japan, Part 2, vol. 77, No. 4, pp. 10-19 (1994). |