Claims
- 1. A vertical bipolar transistor comprising:a semiconductor substrate; an extrinsic collector layer buried in the semiconductor substrate; an intrinsic collector on the extrinsic collector layer, the intrinsic collector having an upper part; a lateral isolation region surrounding the upper part of the intrinsic collector; an extrinsic collector well on the semiconductor substrate; an SiGe heterojunction base comprising an epitaxial stack of layers above the intrinsic collector and above the lateral isolation region, the stack of layers including at least one SiGe layer; a silicon dioxide layer on the surface of the stack and a silicon nitride layer on the silicon dioxide layer together defining a window on the surface of the stack of layers, above the intrinsic collector; and a doped emitter comprising an epitaxial single-crystal silicon layer on the window in the surface of the stack.
- 2. A vertical bipolar transistor according to claim 1, wherein the surface of the stack in the window has a concentration of oxygen atoms of less than about 1015 per cm3.
- 3. A vertical bipolar transistor according to claim 1, wherein the emitter includes an upper region wider than the window, the upper region having side walls above and bearing on part of the silicon nitride layer.
- 4. A vertical bipolar transistor according to claim 3, further comprising isolating spacers in contact with the side walls of the upper region of the emitter.
- 5. A vertical bipolar transistor according to claim 3, wherein the upper region of the emitter has a lower dopant concentration than a lower region of the emitter.
- 6. A vertical bipolar transistor according to claim 1, wherein the emitter includes side walls, an upper region and a lower region, the lower region being in contact with the stack of layers.
- 7. A vertical bipolar transistor according to claim 6, further comprising isolating spacers in contact with the side walls of the emitter.
- 8. A vertical bipolar transistor according to claim 6, wherein the upper region of the emitter has a lower dopant concentration than the lower region of the emitter.
- 9. A vertical bipolar transistor comprising:a semiconductor substrate; an extrinsic collector layer buried in the semiconductor substrate; an intrinsic collector on the extrinsic collector layer, the intrinsic collector having an upper part; a lateral isolation region surrounding the upper part of the intrinsic collector; an extrinsic collector well on the semiconductor substrate; a base comprising an epitaxial stack of layers above the intrinsic collector and above the lateral isolation region; a silicon dioxide layer on the surface of the stack and a silicon nitride layer on the silicon dioxide layer together defining a window on the surface of the stack of layers, above the intrinsic collector; and a doped emitter comprising an epitaxial single-crystal silicon layer on the window in the surface of the stack.
- 10. A vertical bipolar transistor according to claim 9, wherein the surface of the stack in the window has a concentration of oxygen atoms of less than about 1015 per cm3.
- 11. A vertical bipolar transistor according to claim 9, wherein the emitter includes an upper region wider than the window, the upper region having side walls above and bearing on part of the silicon nitride layer.
- 12. A vertical bipolar transistor according to claim 11, further comprising isolating spacers in contact with the side walls of the upper region of the emitter.
- 13. A vertical bipolar transistor according to claim 11, wherein the upper region of the emitter has a lower dopant concentration than a lower region of the emitter.
- 14. A vertical bipolar transistor according to claim 9, wherein the emitter includes side walls, an upper region and a lower region, the lower region being in contact with the stack of layers.
- 15. A vertical bipolar transistor according to claim 14, further comprising isolating spacers in contact with the side walls of the emitter.
- 16. A vertical bipolar transistor according to claim 14, wherein the upper region of the emitter has a lower dopant concentration than the lower region of the emitter.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9807059 |
Jun 1998 |
FR |
|
RELATED APPLICATIONS
This application is related to: copending application entitled “METHOD OF SELECTIVELY DOPING THE INTRINSIC COLLECTOR OF A VERTICAL BIPOLAR TRANSISTOR WITH EPITAXIAL BASE”, U.S. application Ser. No. 09/323,525; and copending application entitled “VERTICAL BIPOLAR TRANSISTOR INCLUDING AN EXTRINSIC BASE WITH REDUCED ROUGHNESS, AND FABRICATION PROCESS”, U.S. application Ser. No. 09/323,357, which were concurrently filed with the present application.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
196 50 493 A1 |
May 1996 |
DE |