Claims
- 1. A low phase noise n.sup.th order frequency multiplier, where n is an integer greater than two, comprising:
- (A) a first power divider having an input port for connection to a source of sine waves of constant frequency and of low phase noise (Sin wt), and having a first and a second of two mutually isolated output ports for producing two equally delayed half power sine wave terms (Sin.sub.1 wt; Sin.sub.2 wt), respectively,
- (B) a low phase noise (n-1).sup.th order frequency multiplier coupled to said first output of said first power divider for producing an (n-1).sup.th order multiple L of one of said half power sine wave terms (Sin.sub.1 (n-1)wt),
- (C) a second power divider coupled to the output port of said (n-1).sup.th order frequency multiplier and having a first and a second of two mutually isolated output ports for delaying said (n-1).sup.th order multiples in quadrature relative phase respectively,
- (D) a third power divider coupled to said second output of said first power divider and having a first and a second of two mutually isolated output ports for delaying the other of said half power sine wave terms at in quadrature relative phase respectively,
- (E) a first double balanced mixer having first and second input ports, one input port being coupled to said second output port of said second power divider, and the other input port being coupled to said first output port of said third power divider for producing an n.sup.th order and a first order sinusoidal term (Sin nwt Sin wt);
- (F) a second double balanced mixer having first and second input ports, one input port being coupled to said first output port of said second power divider, and the other input port being coupled to said second output port of said third power divider for producing an n.sup.th order and a first order sinusoidal term (Sin nwt - Sin wt),
- the first order terms produced by said first and second double balanced mixers being of opposite sign, the quadrature phase delays between sinusoidal input terms derived from the same source and supplied to each mixer causing a decorrelation and deemphasis of the short term phase noise in relation to said n.sup.th order sinusoidal terms, and
- (G) a power summer with mutually isolated input ports for algebraically summing the outputs of said first and second mixers for addition of the n.sup.th order sinusoidal terms (Sin nwt) and cancellation of the first order sinusoidal terms (Sin wt).
- 2. The multiplier set forth in claim 1 wherein
- said first and second ports of said second power divider and said first and second ports of said third power divider produce a delay of 0.degree. and -90.degree. relative phase [sin, (n-1) wt; Cos, (n-1) wt; and sin.sub.2 wt; Cos.sub.2 wt]respectively.
- 3. The frequency multiplier set forth in claim 2 wherein,
- said quantity n=3, said (n-1).sup.th order frequency multiplier being a frequency doubler.
- 4. The frequency multiplier set forth in claim 3 wherein,
- said frequency doubler comprises
- (1) a fourth power divider (HY2) coupled to said first output of said first power divider and having a first and a second of two mutually isolated output ports for delaying said half power sine wave terms at 0.degree. and -90.degree. relative phase (Sin.sub.1 wt; Cos.sub.1 wt) respectively, and
- (2) a third double balanced mixer Z.sub.1 having first and second input ports, coupled respectively to said first and second output ports of said fourth power divider for producing a second order sinusoidal term (Sin.sub.1 2 wt),
- the quadrature phase delays between sustained sinusoidal input terms derived from the same source and supplied to said third mixer causing a decorrelation and deemphasis of the short term phase noise in relation to said second order sinusoidal term.
- 5. The frequency multiplier set forth in claim 4 wherein,
- said second, third and fourth power dividers are 90.degree. hybrids in which, in one opposing pair of paths, each path produces a relative phase delay of 0.degree. and in the other opposing pair of paths, each path produces a relative phase delay of -90.degree..
- 6. The frequency multiplier set forth in claim 5 having in addition thereto
- a band pass filter coupled to the output of said summer for further emphasis of the desired third harmonic and further rejection of the second and fourth harmonics.
Government Interests
The United States Government has rights in this invention pursuant to Contract No. N00024-88-C-5407 (Subcontract No. 058354), awarded by the United States Navy.
US Referenced Citations (5)