Claims
- 1. An integrated circuit, comprising:
a first clock distribution buffer having an input node and an output node, the first clock distribution buffer being operable to produce an incident signal at the output node thereof from an input signal at the input node thereof; a transmission line having first and second ends defining a length, the first end being coupled to the output node of the first clock distribution buffer such that the incident signal propagates along the length of the transmission line from the first end to the second end; and a second clock distribution buffer having an input node and an output node, the input node being coupled to the second end of the transmission line, the second clock distribution buffer being operable to produce an output signal at the output node thereof from the incident signal on the input node thereof, where a first reflected signal is produced at the input node thereof and propagates along the length of the transmission line from the second end toward the first end, wherein the length of the transmission line has a value such that a combined voltage level of the incident signal and the first reflected signal at the second end of the transmission line does not exceed about a maximum voltage level.
- 2. The integrated circuit of claim 1, wherein the first and second clock distribution buffers have a supply voltage, and the maximum voltage level is substantially equal to the supply voltage.
- 3. The integrated circuit of claim 1, wherein the incident signal at the second end of the transmission line has a voltage level that is at least about one-fourth of the maximum voltage level.
- 4. The integrated circuit of claim 3, wherein the voltage level of the incident signal is between about one-fourth of the maximum voltage level and about one-half of the maximum voltage level.
- 5. The integrated circuit of claim 1, wherein the transmission line is taken from the group consisting of strip lines, stacked-pair lines, double-sided stacked-pair lines, double-sided stacked-pair lines with a lateral return path, micro-strip lines and groove lines.
- 6. The integrated circuit of claim 1, wherein the transmission line, first clock distribution buffer and second clock distribution buffer are part of a clock distribution architecture taken from the group consisting of an H-tree, an X-tree and an RC-balanced architecture.
- 7. The integrated circuit of claim 1, wherein the transmission line has a characteristic impedance (Z0) and a resistance (R), the output node of the first clock distribution buffer has an output impedance (Zs), the first and second clock distribution buffers have a supply voltage Vdd, and the maximum voltage level may be expressed substantially as:
- 8. The integrated circuit of claim 1, wherein the input signal comprises a narrow pulse.
- 9. An integrated circuit, comprising:
a first clock distribution buffer having an input node and an output node, the first clock distribution buffer being operable to produce an incident signal at the output node thereof from an input signal at the input node thereof, the incident signal having an incident voltage; a transmission line having first and second ends defining a length, the first end being coupled to the output node of the first clock distribution buffer such that the incident signal propagates along the length of the transmission line from the first end to the second end; and a second clock distribution buffer having an input node and an output node, the input node being coupled to the second end of the transmission line, the second clock distribution buffer being operable to produce an output signal at the output node thereof from the incident signal on the input node thereof, where a first reflected signal is produced at the input node thereof and propagates along the length of the transmission line from the second end toward the first end, wherein the length of the transmission line has a value such that the incident signal exceeds about a minimum threshold voltage of the input node of the second clock distribution buffer.
- 10. The integrated circuit of claim 9, wherein the minimum threshold voltage is at least about one-fourth of a maximum voltage level.
- 11. The integrated circuit of claim 10, wherein the first and second clock distribution buffers have a supply voltage, and the maximum voltage level is substantially equal to the supply voltage.
- 12. The integrated circuit of claim 10, wherein the incident signal is' between about one-fourth the maximum voltage level and about one-half the maximum voltage level.
- 13. The integrated circuit of claim 10, wherein the transmission line is taken from the group consisting of strip lines, stacked-pair lines, double-sided stacked-pair lines, double-sided stacked-pair lines with a lateral return path, micro-strip lines and groove lines.
- 14. The integrated circuit of claim 10, wherein the transmission line, first clock distribution buffer and second clock distribution buffer are part of a clock distribution architecture taken from the group consisting of an H-tree, an X-tree and an RC-balanced architecture.
- 15. The integrated circuit of claim 10, wherein the input signal comprises a narrow pulse.
- 16. An integrated circuit, comprising;
a first clock distribution buffer having an input node and an output node, the output node having an output impedance (Zs), the first clock distribution buffer being operable to produce an incident signal at the output node thereof from an input signal at the input node thereof; a transmission line having first and second ends defining a length, the first end being coupled to the output node of the first clock distribution buffer such that the incident signal propagates along the length of the transmission line from the first end to the second end, the length of the transmission line having a characteristic impedance (Z0) and a resistance (R); and a second clock distribution buffer having an input node and an output node, the input node being coupled to the second end of the transmission line, the second clock distribution buffer being operable to produce an output signal at the output node thereof from the incident signal on the input node thereof, wherein the length of the transmission line exceeds about a minimum length (d1), and the minimum length may be expressed substantially as: d1=2*(Z0/R)ln[(2*Z0)/(Z0+Zs)].
- 17. The integrated circuit of claim 16, wherein the transmission line is taken from the group consisting of strip lines, stacked-pair lines, double-sided stacked-pair lines, double-sided stacked-pair lines with a lateral return path, micro-strip lines and groove lines.
- 18. The integrated circuit of claim 16, wherein the length of the transmission line is less than about a maximum length (d2), and the maximum length may be expressed substantially as:
- 19. The integrated circuit of claim 16, wherein the incident signal has a rise time (Trf), the length of the transmission line has an inductance (L) and a capacitance (C), and the rise time is limited in a way that may be expressed substantially as:
- 20. The integrated circuit of claim 16, wherein the transmission line, the first clock distribution buffer and the second clock distribution buffer are part of a clock distribution architecture taken from the group consisting of an H-tree, an X-tree and an RC-balanced architecture.
- 21. The integrated circuit of claim 16, wherein Z0 has a high value relative to a low value for R.
- 22. The integrated circuit of claim 16, wherein the input signal comprises a narrow pulse.
- 23. An integrated circuit, comprising:
a first clock distribution buffer having an input node and an output node, the output node having an output impedance (Zs), the first clock distribution buffer being operable to produce an incident signal at the output node thereof from an input signal at the input node thereof; a transmission line having first and second ends defining a length, the first end being coupled to the output node of the first clock distribution buffer such that the incident signal propagates along the length of the transmission line from the first end to the second end, the length of the transmission line having a characteristic impedance (Z0) and a resistance (R); and a second clock distribution buffer having an input node and an output node, the input node being coupled to the second end of the transmission line, the second clock distribution buffer being operable to produce an output signal at the output node thereof from the incident signal on the input node thereof, wherein the length of the transmission line does not exceed about a maximum length (d2), and the maximum length may be expressed substantially as: d2=2*(Z0/R)ln[(4*Z0)/(Z0+Zs)].
- 24. The integrated circuit of claim 23, wherein the incident signal has a rise time (Trf), the length of the transmission line has an inductance (L) and a capacitance (C), and the rise time is limited in a way that may be expressed substantially as:
- 25. The integrated circuit of claim 23, wherein the transmission line is taken from the group consisting of strip lines, stacked-pair lines, double-sided stacked-pair lines, double-sided stacked-pair lines with a lateral return path, micro-strip lines and groove lines.
- 26. The integrated circuit of claim 23, wherein the transmission line, the first clock distribution buffer and the second clock distribution buffer are part of a clock distribution architecture taken from the group consisting of an H-tree, an X-tree and an RC-balanced architecture.
- 27. The integrated circuit of claim 23, wherein Z0 has a high value relative to a low value for R.
- 28. The integrated circuit of claim 23, wherein the input signal comprises a narrow pulse.
- 29. A method of distributing clock signals along a transmission line of an integrated circuit having first and second ends defining a length, the method comprising:
receiving an input clock signal at an input node of a first clock buffer; producing an incident signal at an output node of the first clock buffer based upon the input clock signal, the output node being coupled to the first end of the transmission line; and transmitting the incident signal along the transmission line from the first end to the second end, the second end being coupled to an input node of a second clock buffer, the second clock buffer being operable to produce an output signal on an output node thereof from the incident signal on the input node thereof, wherein the length has a value such that a combined voltage level of the incident signal and a first reflected signal at the second end of the transmission line does not exceed about a maximum voltage level.
- 30. The method of distributing clock signals according to claim 29, wherein the transmission line has a characteristic impedance (Z0) and a resistance (R), the output node of the first clock buffer has an output impedance (Zs), the first and second clock buffers have a supply voltage Vdd, and the maximum voltage level may be expressed substantially as:
- 31. The method of distributing clock signals according to claim 29, wherein the transmission line has a characteristic impedance (Z0) and a resistance (R), the output node of the first clock buffer has an output impedance (Zs), the length of the transmission line exceeds about a minimum length (d1), and the minimum length may be expressed substantially as:
- 32. The method of distributing clock signals according to claim 29, wherein the transmission line has a characteristic impedance (Z0) and a resistance (R), the output node of the first clock buffer has an output impedance (Zs), the length of the transmission line is less than about a maximum length (d2), and the maximum length may be expressed substantially as:
- 33. The method of distributing clock signals according to claim 29, wherein the incident signal has a rise time (Trf), the length of the transmission line has an inductance (L), a capacitance (C), a characteristic impedance (Z0) and a resistance (R), the output node of the first clock buffer has an output impedance (Zs), and the rise time is limited in a way that may be expressed substantially by:
- 34. The method of distributing clock signals according to claim 29, wherein the input clock signal comprises a narrow pulse.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefits of U.S. Provisional Patent Application No. 60/297,940, filed Jun. 13, 2001, entitled LOW POWER CLOCK DISTRIBUTION METHODOLOGY, the entire disclosure of which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60297940 |
Jun 2001 |
US |