1. Field of the Invention
The present invention provides a semiconductor device, and more particularly, a semiconductor device capable decreasing leakage power in sleep mode.
2. Description of the Prior Art
In order to design circuits more efficiently, logic cell libraries composed of common-use logic circuits are used in the prior art. According to different requirements, a designer must select adaptive logic cell libraries to synthesize logic circuits. The prior art has provided layouts for high-efficiency, high-density, and low-power operations. However, the low-power layouts are aimed at requirements of low active power, but not that of low power leakage, which must be considered in advanced processes, such as deep sub-micron applications.
Please refer to
The semiconductor layout 10 can implement high-efficiency and high-density common pass gates. However, potentials of n-well structures and a p substrate of the semiconductor layout 10 are coupled to pins through a standard semiconductor cell. As a result, when operating in sleep mode, the semiconductor layout 10 will generate power leakage, which increases power consumption, and wastes system resources.
It is therefore a primary objective of the claimed invention to provide low power consuming semiconductor devices.
An exemplary embodiment of a low power consuming semiconductor device comprises a p substrate, a first semiconductor cell, a second semiconductor cell, and a tap cell. The first semiconductor cell is formed over the p substrate. The second semiconductor cell is formed over the p substrate adjacent to the first semiconductor cell. A total height of the first semiconductor cell and the second semiconductor cell is twice a height of a standard semiconductor cell, and the height of the second semiconductor cell is adjusted according to the height of the first semiconductor cell. The tap cell is utilized for coupling a power pin to n-well structures of the first semiconductor cell and the second semiconductor cell, and for coupling a ground pin to the p substrate.
An exemplary embodiment of a low power consuming semiconductor device comprises a p substrate, a first semiconductor cell, a second semiconductor cell, and a tap cell. The first semiconductor cell is formed over the p substrate. The second semiconductor cell is formed over the p substrate adjacent to the first semiconductor cell. A total height of the first semiconductor cell and the second semiconductor cell is twice a height of a standard semiconductor cell, and the height of the second semiconductor cell is adjusted according to the height of the first semiconductor cell. The tap cell is utilized for coupling n-well structures of the first semiconductor cell and the second semiconductor cell to pins different from pins coupled to a power pin, and for coupling a ground pin to the p substrate.
An exemplary embodiment of a low power consuming semiconductor device comprises a p substrate, a first semiconductor cell, a second semiconductor cell, and a tap cell. The first semiconductor cell is formed over the p substrate. The second semiconductor cell is formed over the p substrate adjacent to the first semiconductor cell. A total height of the first semiconductor cell and the second semiconductor cell is twice a height of a standard semiconductor cell, and the height of the second semiconductor cell is adjusted according to the height of the first semiconductor cell. The tap cell is utilized for coupling a power pin to n-well structures of the first semiconductor cell and the second semiconductor cell, and coupling the p substrate to pins different from pins coupled to a ground pin.
An exemplary embodiment of a low power consuming semiconductor device comprises a p substrate, a first semiconductor cell, a second semiconductor cell, and a tap cell. The first semiconductor cell is formed over the p substrate. The second semiconductor cell is formed over the p substrate adjacent to the first semiconductor cell. A total height of the first semiconductor cell and the second semiconductor cell is twice a height of a standard semiconductor cell, and the height of the second semiconductor cell is adjusted according to the height of the first semiconductor cell. The tap cell is utilized for coupling n-well structures of the first semiconductor cell and the second semiconductor cell to pins different from pins coupled to a power pin, and coupling the p substrate to pins different from pins coupled to a ground pin.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
According to different applications, the tap cell 204 can apply the following bias settings to decrease power leakage:
1. The tap cell 204 couples a power pin to the n-well structures, and couples a ground pin to the p substrate.
2. The tap cell 204 does not couple a power pin to the n-well structures, but couples a ground pin to the p substrate. That is, the power pin and the n-well structures are coupled to different pins.
3. The tap cell 204 couples a power pin to the n-well structures, but does not couple a ground pin to the p substrate. That is, the ground pin and the p substrate are coupled to different pins.
4. The tap cell 204 does not couple a power pin to the n-well structures, and does not couple a ground pin to the p substrate. That is, the power pin and the n-well structures are coupled to different pins, and the ground pin and the p substrate are coupled to different pins.
In summary, the height of the second semiconductor cell 202 is adjusted according to the height of the first semiconductor cell 200, so as to increase layout density of the semiconductor device 20 to decrease power consumption. In addition, potentials of the p substrate and the n-well structures in the semiconductor device 20 are not coupled to pins through the first semiconductor cell 200 and the second semiconductor cell 202, but through the tap cell 204, so as to decrease power leakage in the sleep mode by applying the above bias settings. Therefore, the present invention semiconductor device 20 can decrease power consumption and power leakage in the sleep mode.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.