Claims
- 1. A gate activation circuit comprising:
- a) a synchronization means to time the selection of each gate of plurality of gates of an FED display;
- b) a gate selection means to determine if any gate of the plurality of gates is to be activated;
- c) a plurality of gate driving means, each of which is coupled to each gate of the plurality of gates for a period of time to provide a voltage to each gate of said plurality of gates to activate the emission of light from the FED display; and
- d) an output enabling means coupled to the gate driving means to limit the period of time the voltage is provided to each gate of the plurality of gates.
- 2. The circuit of claim 1 wherein the synchronization means is coupled to the gate selection means to sequentially time the selection of each of the gates of the plurality of gates.
- 3. The circuit of claim 1 wherein the gate selection means is coupled independently to each of the plurality of gate driving means to select each gate driving means.
- 4. The circuit of claim 1 wherein the output enabling means minimizes power dissipated by the FED display by minimizing the time at which each gate driving means is activated.
Parent Case Info
This is a division of patent application Ser. No. 08/566647, filing date Dec. 4, 1995, now U.S. Pat. No. 5,739,642, A Low Power Consumption Driving Method For Field Emitter Displays, assigned to the same assignee as the present invention.
US Referenced Citations (7)
Divisions (1)
|
Number |
Date |
Country |
Parent |
566647 |
Dec 1995 |
|