Claims
- 1. A low power consumption microprocessor comprising:
- a plurality of operation units for processing operations of different types;
- a working rate detecting means for detecting the working rate of each of said operation units and for producing a working rate data for each unit;
- a clock generating means for generating a plurality of operation clocks of different frequencies relatively to various working rate data;
- a plurality of clock selecting means coupled to said operation units, respectively, for selecting, in response to the receipt of said working rate data, a clock for each unit with a frequency determined by said respective working rate data;
- wherein each of said operation units produces a busy signal when the unit is being operated;
- and wherein said working rate detecting means comprises:
- a plurality of first counter means respectively provided in association with said plurality of operation units, each of said first counter means counting a clock with a predetermined frequency during the presence of said busy signal, and for producing an overflow signal when a predetermined number of clocks is counted;
- a plurality of second counter means respectively provided in association with said plurality of first counter means, each of said plurality of second counter means counting said overflow signal and producing said working rate data relative to the counted overflow signal; and
- a minimum detector means for detecting a first counter means with the minimum counted result and for producing a decrement signal which is supplied to said second counter means associated with the first counter means detected by said minimum detector means to decrement said working rate data.
- 2. A low power consumption microprocessor as claimed in claim 1, further comprising an instruction decoder means for controlling data exchange between the units.
- 3. A low power consumption microprocessor as claimed in claim 1, further comprising a wait control means for producing a wait signal when two units, operating with different clock frequencies, exchange data.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-86507 |
Mar 1990 |
JPX |
|
Parent Case Info
This application is a continuation of now abandoned application, Ser. No. 07/677,128, filed on Mar. 29, 1991.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
WO8502275 |
May 1985 |
WOX |
WO8600432 |
Jan 1986 |
WOX |
Non-Patent Literature Citations (2)
Entry |
"Memory Controller Which Automatically Adjusts to Changes in System Clock Rate", IBM Technical Disclosure Bulletin, vol. 32, No. 8A, Jan. 1990, p. 265. |
"NS32CG 16 Technical Design Handbook", 1988, p. 25. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
677128 |
Mar 1991 |
|