| Biver M. et al.: “Architectural Design and Realization of a Single-chip viterbi Decoder” Integration, The VLSI Journal, NL, North-Holland Publishing Company. Amsterdam, vol. 8, No. 1, Oct. 1, 1989, pp. 3-16, XP000071846, ISSN: 0167-9260, *p. 12, paragraph 2 - p. 13, paragraph 4; figure 11 * and *p. 11, line 18 - p. 12, line 3; figure 10*. |
| Cypher R. et al.: “Generalized Trace-Back Techniques for Survivor Memory Management in the Viterbi Algorithm” Journal of VSLI Signal Processing Systems for Signal, Image, and Video Technology, Kluwer Academic Publishers, Dordrecht, NL, vol. 5, No. 1, 1993, pp. 85-94, XP000364288, ISSN: 0922-5773 * p. 91, right-hand column, line 36 - p. 92, left-hand column, line 45*. |
| Nikkei Electronics, No. 602, 1994, pp. 15-16. |
| Gennady Feygin et al: “Architectural Tradeoffs for Survivor Sequence Memory management in Viterbi Decoders” IEEE Transactions on Communications, US, IEEE Inc., New York, vol. 41, No. 3, Mar. 1, 1993, pp. 425-429 XP000372685 ISSN: 0090-6778, *p. 425, right-hand column, line 10-right-hand column, line 26*. |
| Feygin G. et al.: “A VLSI Implementation of A Cascade Viterbi Decoder With Traceback Proceedings of the International Symposium on Circuits and Systems (ISCS)”, US, New York, IEEE, vol.--, May 3, 1993, pp. 1945-1948, XP000390073, ISBN: 0-7803-1281-3 *p. 1946, right-hand column, line 39-p. 1947, right-hand column, line 5*. |
| Fettweis G. et al: “High-Speed Parallel Viterbi Decoding: Algorithm and VLSI-Architecture” IEEE Communicaton Magazine Piscataway, NJ, US, vol. 29, No. 5, May 1 1991, pp. 46-55, XP000231084, ISSN: 0163-6804 *p. 53, left-hand column, line 12 -right-hand column line 10, figure 11*. |