Henkel, J., A methodology for minimizing power dissipation of embedded systems through hardware/software partitioning, VLSI, 1999. Proceedings. Ninth Great Lakes Symposium on , 1999 pp.: 86-89, Mar. 4-6, 1999.* |
0.07 Micron CMOS Technology Ushers In Era of Gigahertz DSP and Analog Performance, Texas Instruments, Published on the Internet, http://www.ti.com/sc/docs/news/1998/98079.htm, 1998. |
R.K. Gupta, Y Zorian, Introducing Core-Based System Design, IEEE Design & Test of Computers Magazine, vol. 13, No. 4, pp. 15-25, 1997. |
F. Vahid, D.D. Gajski, J. Gong, A Binary-Constraint Search Algorithm for Minimizing Hardware during Hardware/Software Partitioning, IEEE/ACM Proc. of The European Conference on Design Automation (EuroDAC) 1994, pp. 214-219, 1994. |
R.K. Gupta and GD. Micheli, System-level Synthesis using Re-programmable Components, IEEE/ACM Proc. of EDAC'92, IEEE Comp. Soc. Press, pp. 2-7, 1992. |
Z. Peng, K. Kuchcinski, An Algorithm for Partitioning of Application Specific System, IEEE/ACM Proc. of The European Conference on Design Automation (EuroDAC) 1993, pp. 316-321, 1993. |
T. Y. Yen, W. Wolf, Multiple-Process Behavioral Synthesis for Mixed Hardware-Software Systems, IEEE/ACM Proc. of 8th. International Symposium on System Synthesis, pp. 4-9, 1995. |
A. Kalavade, E. Lee, A Global Critically/Local Phase Driven Algorithm for the Constraint Hardware/Software Partitioning Problem, Proc. of 3rd. IEEE Int. Workshop on Hardware/Software Codesign, pp. 42-48, 1994. |
W. Wolf, Hardware-Software Co-Design of Embedded Systems, Proc. of the IEEE, vol. 82, No. 7, pp. 967-989, Jul. 1994. |
V. Tiwari, S. Malik, A. Wolfe, Instruction Level Power Analysis and Optimization of Software, Kluwer Academic Publishers, Journal of VLSI Signal Processing, pp. 1-8, 1996. |
Ch. Ta Hsieh, M. Pedram, G. Mehta, F.Rastgar, Profile-Driven Program Synthesis for Evaluation of System Power Dissipation, IEEE Proc. of 34th. Design Automation Conference (DAC97), pp. 576-581, 1997. |
P. Landman and J. Rabaey, Architectural Power Analysis: The Dual Bit Type Method, IEEE Transactions on VLSI Systems, vol. 3, No. 2, Jun. 1995. |
P.-W. Ong, R.-H. Ynn, Power-Conscious Software Design—a framework for modeling software on hardware, IEEE Proc. of Symposium on Low Power Electronics, pp. 36-37, 1994. |
P.-W. Ong, R.-H. Ynn, Power-Conscious Software Design—a framework for modeling software on hardware, IEEE Proc. of Symposium on Low Power Electronics, pp. 36-37, 1994. |
T. Sato, M. Nagamatsu, H. Tago, Power and Performance Simulator: ESP and its Application for 100 MIPSIW Class RISC Design, IEEE Proc. of Symposium on Low Power Electronics, pp. 46-47, 1994. |
B P. Dave, G. Lakshminarayana, N.K. Iha, COSYN: Hardware-Software Co-Synthesis of Embedded Systems' IEEE Proc. of 34th Design Automation Conference (DAC97), pp. 703-708, 1997. |
I. Hong, D. Kirovski et al., Power Optimization of Variable Voltage Core-Based Systems, IEEE Proc, of 35th Design Automation Conference (DAC98), pp. 176-181, 1998. |
M.B. Kamble, K. Ghose, Analytical Energy Dissipation Models For Low Power Caches, IEEE Proc. of Symposium on Low Power Electronics and Design, pp. 143-148, 1997. |
K. Itoh, K. Sasaki and Y. Nakagome, Trends in Low-Power RAM Circuit Technologies, Proceedings of the IEEE, vol. 83, No. 4, Apr. 1995. |