Claims
- 1. A finite impulse response (FIR) filter comprising:
a passive delay line; a plurality of delay stages coupled to the passive delay line, wherein the plurality of delay stages comprise a multiplier stage; and an amplifier coupled to the delay line.
- 2. The FIR filter of claim 1 wherein each delay stage includes an attenuator, an L-C transmission line coupled to the attenuator and a transistor stage coupled to the attenuator.
- 3. The FIR filter of claim 2 wherein an L-C tuning arrangement is utilized to tune the delay stages.
- 4. The FIR filter of claim 1 wherein the multiplier stage comprises a differential multiplier stage.
- 5. The FIR filter of claim 4 wherein the differential multiple stage includes a tail current device.
- 6. The FIR filter of claim 4 wherein the differential multiplier stage includes an RC equalizing network.
- 7. The FIR filter of claim 4 wherein the differential multiplier stage includes a NMOS device.
- 8. A decision feedback equalizer finite impulse response (DFE FIR) filter comprising:
a feed-forward equalization path; A feedback equalization path, wherein the feedback path utilizes sampled and digitized values of received bits to correct for inter symbol interference; and A summer coupled to the feedback and feed-forward equalization paths for providing the equalized signal.
- 9. The DFE FIR filters of claim 8 wherein each of the feedback and feed-forward paths comprises:
A passive delay line; A plurality of delay stages coupled to the passive delay line, wherein the plurality of delay stages comprise a multiplier stage; and An amplifier coupled to the delay line.
- 10. The DFE FIR filter of claim 9 wherein each delay stage includes an attenuator, an L-C transmission line coupled to the attenuator and a transistor stage coupled to the attenuator.
- 11. The DFE FIR filters of claim 10 wherein an L-C tuning arrangement is utilized to tune the delay stages.
- 12. The DFE FIR filters of claim 9 wherein the multiplier stage comprises a differential multiplier stage.
- 13. The DFE FIR filter of claim 12 wherein the differential multiple stage includes a tail current device.
- 14. The DFE FIR filters of claim 12 wherein the differential multiplier stage includes an RC equalizing network.
- 15. The DFE FIR filters of claim 12 wherein the differential multiplier stage includes a NMOS device.
- 16. A decision feedback equalizer finite impulse response (DFE FIR) filters comprising:
a finite impulse response (FIR) filter comprising a passive delay line; a plurality of delay stages coupled to the passive delay line, wherein the plurality of delay stages comprise a multiplier stage; and an amplifier coupled to the delay line; and A plurality of microwave delay elements coupled to the finite impulse response (FIR) filter.
RELATED APPLICATION
[0001] This application is related to U.S. patent application, Ser. No. (2644P), entitled “An Adaptive Clock-Less Equalizer Circuit”, and filed on the even date herewith.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60415790 |
Oct 2002 |
US |
|
60488145 |
Jul 2003 |
US |