Claims
- 1. A method of achieving power management in system comprising of control processor and coprocessor,
said method comprising the steps of:
Implementing freeze state in control processor; and implementing freeze state in coprocessors.
- 2. A method of claim 1, wherein this system results in improved software performance because no wake up or interrupt mechanism is required to determine completion of coprocessor function.
- 3. A method of claim 1, wherein the control processor comes out of freeze state immediately after the completion of coprocessor function.
- 4. A method of regulating power consumption comprising:
implementing power management by control processor and coprocessors such that a control processor or any single coprocessor is exclusively in active mode while all other functions are in freeze mode.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to U.S. patent application Ser. No. 09/841,536 titled “COPROCESSOR ARCHITECTURE FOR CONTROL PROCESSORS USING SYNCHRONOUS LOGIC” filed on Mar. 24, 2001.
[0002] Not Applicable.
[0003] Not applicable.
[0004] Not Applicable.