Claims
- 1. A logic gate comprising:
a charge holding device; a charging circuit for selectively providing a predetermined charge for the charge holding device; a logic gate output that is a function of charge on the charge holding device; and a plurality of inputs, the plurality of inputs electrically connected to the charge holding device so that the charge of the charge holding device is modified if any of the plurality of inputs is a first voltage potential.
- 2. The logic gate of claim 1, wherein the charging circuit comprises a charging transistor.
- 3. The logic gate of claim 2, wherein the charging transistor is located on a first substrate, and the charge holding device and the logic gate output are located on a second substrate.
- 4. The logic gate of claim 2, wherein a single charging transistor is connected to a plurality of charge holding devices of a plurality of logic gate outputs.
- 5. The logic gate of claim 1, wherein the charge of the charge holding device is not modified if all of the plurality of inputs are at a second voltage potential.
- 6. The logic gate of claim 1, wherein the charge holding device comprises a capacitor.
- 7. The logic gate of claim 1, wherein the charging circuit comprises an electrically switched connection of a predetermined voltage potential to the charge holding device through a series diode.
- 8. The logic gate of claim 1, wherein each of the plurality of inputs is electrically connected to the charge holding device through a corresponding series diode.
- 9. The logic gate of claim 1, wherein the charge holding device is a capacitor, and the charging circuit provides a charge to the capacitor by providing a positive charging voltage to the capacitor through a charging diode.
- 10. The logic gate of claim 9, wherein the plurality of inputs discharge the capacitor through a plurality of corresponding series input diodes if any of the inputs are at a voltage potential of less than a threshold discharge voltage.
- 11. The logic gate of claim 1, wherein the charge holding device is a capacitor, and the charging circuit provides a charge to the capacitor by providing a near zero charging voltage to the capacitor through a discharging diode.
- 12. The logic gate of claim 9, wherein the plurality of inputs charge the capacitor through a plurality of corresponding series input diodes if any of the inputs are at a voltage potential of greater than a threshold charge voltage.
- 13. An address decoder comprising:
a charge holding device; a charging circuit for selectively providing a predetermined charge for the charge holding device; an address decoder output that is a function of charge on the charge holding device; and a plurality of address lines, the plurality of address lines being electrically connected to the charge holding device so that the charge of the charge holding device is modified if any of the plurality of address lines is a first voltage potential.
- 14. The address decoder of claim 13, wherein the charging circuit comprises a charging transistor.
- 15. The address decoder of claim 14, wherein the charging transistor is located on a first substrate, and the charge holding device and the address decoder output are located on a second substrate.
- 16. The address decoder of claim 14, wherein a single charging transistor is connected to a plurality of charge holding devices of a plurality of logic gate outputs.
- 17. The address decoder of claim 13, wherein the charge of the charge holding device is not modified if all of the plurality of address lines are at a second voltage potential.
- 18. The address decoder of claim 13, wherein the charge holding device comprises a capacitor.
- 19. The address decoder of claim 13, wherein the charging circuit comprises an electrically switched connection of a predetermined voltage potential to the charge holding device through a series diode.
- 20. The address decoder of claim 13, wherein each of the plurality of inputs is electrically connected to the charge holding device through a corresponding series diode.
- 21. A memory array comprising:
an array of memory cells; a plurality of address lines for addressing the memory cells; an address decoder for selection of the address lines, the address decoder comprising;
a charge holding device; a charging circuit for selectively providing a predetermined charge for the charge holding device; an address decoder output that is a function of charge on the charge holding device; and a plurality of address lines, the plurality of address lines being electrically connected to the charge holding device so that the charge of the charge holding device is modified if any of the plurality of address lines is a first voltage potential.
- 22. The address decoder of claim 21, wherein the charging circuit comprises a charging transistor.
- 23. The address decoder of claim 22, wherein the charging transistor is located on a first substrate, and the charge holding device and the address decoder output are located on a second substrate.
- 24. The address decoder of claim 22, wherein a single charging transistor is connected to a plurality of charge holding devices of a plurality of logic gate outputs.
- 25. The address decoder of claim 21, wherein the charge of the charge holding device is not modified if all of the plurality of address lines are at a second voltage potential.
- 26. The address decoder of claim 21, wherein the charge holding device comprises a capacitor.
- 27. The address decoder of claim 21, wherein the charging circuit comprises an electrically switched connection of a predetermined voltage potential to the charge holding device through a series diode.
- 28. The address decoder of claim 21, wherein each of the plurality of inputs is electrically connected to the charge holding device through a corresponding series diode.
- 29. A computing device comprising:
a central processing unit; a memory array that can be accessed by the central processing unit; an array of memory cells; a plurality of address lines for addressing the memory cells; an address decoder for selection of the address lines, the address decoder comprising;
a charge holding device; a charging circuit for selectively providing a predetermined charge for the charge holding device; an address decoder output that is a function of charge on the charge holding device; and the plurality of address lines being electrically connected to the charge holding device so that the charge of the charge holding device is modified if any of the plurality of address lines is a first voltage potential.
- 30. The address decoder of claim 29, wherein the charging circuit comprises a charging transistor.
RELATED APPLICATIONS
[0001] The present invention is related to concurrently filed, commonly assigned, application Ser. No. ______ [Attorney Docket No. 200206909], entitled A Method and Apparatus for Selecting Memory Cells within a Memory Array.