Claims
- 1. A timing circuit comprising:
a delay element; and a current source circuit supplying current to the delay element through a supply node, the current source circuit including a differential amplifier which compares the voltage on the supply node to a voltage on a current control node to control the supplied current.
- 2. A timing circuit as claimed in claim 1 wherein the delay element includes a CMOS inverter.
- 3. A timing circuit as claimed in claim 1 wherein the delay element is a differential CMOS inverter.
- 4. A timing circuit as claimed in claim 1 wherein the current source circuit comprises a first transistor that sources reference current, and a second transistor that supplies current to the delay element, the differential amplifier holding terminals of the first and second transistors at substantially the same voltage.
- 5. A timing circuit as claimed in claim 4 wherein the differential amplifier is an operational amplifier.
- 6. A timing circuit as claimed in claim 5 wherein the operational amplifier has a wide output voltage swing.
- 7. A timing circuit as claimed in claim 1 further comprising an RC compensating circuit coupled to the current control node.
- 8. A timing circuit as claimed in claim 1 wherein the current source circuit comprises a controlled current source, a first transistor in series with the controlled current source, and a second transistor supplying the current to the delay element, the controlled current control mode being between the first transistor and the current source, the differential amplifier driving the gates of the first and second transistors.
- 9. A timing circuit as claimed in claim 8 further comprising an RC compensating circuit coupled to the current control node.
- 10. A timing circuit as claimed in claim 1 further comprising a voltage regulator in combination with the current source circuit.
- 11. A timing circuit as claimed in claim 10 wherein the voltage regulator compares a voltage applied to the delay element with a reference voltage to control a current set point applied to the current source circuit.
- 12. A timing circuit as claimed in claim 1 coupled as a voltage-controlled oscillator.
- 13. A timing circuit as claimed in claim 1 in combination with a phase comparator in a phase-locked loop.
- 14. A timing circuit as claimed in claim 1 in combination with a phase comparator in a delay-locked loop.
- 15. A timing circuit as claimed in claim 1 coupled as a clock buffer.
- 16. A timing circuit as claimed in claim 1 wherein the current control node is in series with a cascoded current source.
- 17. A method of providing power to a delay element comprising:
supplying current to the delay element through a supply node; and comparing the voltage on the supply node to a voltage on a current control node to control the supplied current.
- 18. A method as claimed in claim 17 wherein the delay element includes a CMOS inverter.
- 19. A method as claimed in claim 17 wherein the delay element is a differential CMOS inverter.
- 20. A method as claimed in claim 17 wherein reference current is sourced through a first transistor and current is supplied to the delay element through a second transistor, terminals of the first and second transistors being held at substantially the same voltage by a differential amplifier.
- 21. A method as claimed in claim 20 wherein the differential amplifier is an operational amplifier.
- 22. A method as claimed in claim 21 wherein the operational amplifier has a wide output voltage swing.
- 23. A method as claimed in claim 17 further comprising phase compensating a current supply to the delay element with an RC circuit coupled to the current control node.
- 24. A method as claimed in claim 17 further comprising sourcing current through a first transistor from a controlled current source, the current control node being between the first transistor and the controlled current source, and supplying current to the delay element through a second transistor, the voltage on the supply node being compared to the voltage on a current control node through a differential amplifier which drives the gates of the first and second transistors.
- 25. A method as claimed in claim 24 further comprising an RC compensating circuit coupled to the current control node.
- 26. A method as claimed in claim 17 further comprising regulating a control input to the current control node through a voltage regulator.
- 27. A method as claimed in claim 26 wherein the voltage regulator compares a voltage applied to the delay element with a reference voltage to control a current set point of the supplied current.
- 28. A method as claimed in claim 27 wherein the delay element is coupled in a voltage-controlled oscillator.
- 29. A method as claimed in claim 17 further comprising making a phase comparison in a phase-locked loop.
- 30. A method as claimed in claim 17 further comprising making a phase comparison in a delay-locked loop.
- 31. A method as claimed in claim 17 wherein the delay element is included in a clock buffer.
- 32. A method as claimed in claim 17 further comprising drawing current from the current control node through a cascoded current source.
- 33. A timing circuit comprising:
delay means; and current source means for supplying current to the delay element through a supply node, the current source means comparing the voltage on the supply node to a voltage on a current control node to control the supply of current.
- 34. A timing circuit as claimed in claim 1 further comprising a negative feedback loop from the output of the differential amplifier through the current control node.
- 35. A method as claimed in claim 17 further comprising providing negative feedback from the output of the differential amplifier through the current control node.
RELATED APPLICATION(S)
[0001] This application is a continuation of application Ser. No. 09/453,368, filed Dec. 1, 1999, which claims the benefit of U.S. Provisional Application No. 60/160,950, filed on Oct. 22, 1999. The entire teachings of the above application(s) are incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60160950 |
Oct 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09453368 |
Dec 1999 |
US |
Child |
09925753 |
Aug 2001 |
US |