Number | Date | Country | Kind |
---|---|---|---|
00200945 | Mar 2000 | EP |
Number | Name | Date | Kind |
---|---|---|---|
5359299 | Webster | Oct 1994 | A |
Entry |
---|
“A PLL Clock Generator with 5 to 110 MHz of Lock Range for Microprocessors”, by I.A. Young et al., IEEE Journal of Solid-State Circuits, vol. 27, No. 11, Nov. 1992. |
“A Variable Delay Line PLL for CPU-Coprocessor Synchronization”, by M. G. Johnson et al., IEEE Journal of Solid-State Circuits, vol. 23, No. 5, Oct. 1988. |
“A Wide-Band Tuning System for Fully Integrated Satellite Receivers”, by C. Vaucher et al., IEEE Journal of Solid-State Circuits, vol. 33, No. 7, Jul. 1998. |