The present invention relates generally to industrial process variable transmitters. In particular, the present invention relates to physical layers for digital communication protocols in such transmitters.
Industrial process variable transmitters can be modular. Modular transmitters can be assembled with different feature modules to provide a desired process variable output protocol, field wiring housing, local display or other modular features. The feature modules are either mounted directly on the transmitter or, in the case of a display, within about 30 meters of the industrial transmitter.
Industrial process variable transmitters are frequently installed in areas of an industrial plant where incendive atmospheres may be present. Process variable output protocols are energy limited to avoid igniting the incendive atmospheres under fault conditions. Typically, an energy limited two wire 4–20 mA loop is used, and the loop provides all of the transmitter's energization.
Circuitry inside the transmitter that senses a process variable and that provides the process variable output uses most of the minimal amount of power available to the transmitter when the loop is operating at 4 mA. Very little power, typically 1–2 milliwatts, is available for energizing accessory loads and for digitally communicating with feature modules.
An extremely low power circuit is needed for energizing and communicating with feature modules without exceeding the available power limits in a transmitter.
Disclosed is a process variable transmitter that comprises connections that are mateable and demateable with an accessory load. The connections includes a bus contact and a common contact. The process variable transmitter also comprises a transmitter circuit that has a common conductor coupled to the common contact, and that has a supply conductor, a serial input and a serial output.
A receiver circuit in the process variable transmitter is coupled to the serial input and couples to the bus contact through a serial bus.
A supply limiter circuit draws a supply current from the supply conductor and provides a stored energy output. The supply limiter circuit provides a supply current limit.
A recessive driver circuit draws a drive current from the stored energy output and couples the drive current to the serial bus, the recessive driver circuit provides a drive current limit.
A dominant driver circuit couples between the serial output and the serial bus. The dominant driver circuit has a dominant state in which it conducts the drive current, and an inactive state in which the drive current is available to the accessory load.
These and various other features as well as advantages that characterize the present invention will be apparent upon reading of the following detailed description and review of the associated drawings.
In the embodiments described below, an industrial process variable transmitter is provided with a bus. The bus energizes any feature modules connected to the transmitter and also carries digital communication between the transmitter and the feature modules. The bus includes a physical layer that is an extremely low power circuit that provides both energization and communication on the same bus contact without exceeding the available power limits in a transmitter. The physical layer includes a first current limiter that sets a limit on the amount of power that the physical layer draws from a transmitter circuit and provides a stored energy output for the physical layer. The physical layer also includes a recessive bus driver that draws its drive current from the stored energy output and sets a further second drive current limit. The physical layer also includes a dominant driver circuit that has an inactive state in which drive current is available to the accessory load. The transmitter operates well within the power limitations of the 4–20 mA or other energy limited process variable output protocol and without interfering with process variable sensing or providing the process variable output. The physical layer can operate on 200 microamperes or less of the loop current because the physical layer has low switching losses during communication without significant loss of noise immunity.
CMOS logic, FET's and low power operational amplifiers and comparators are used to minimize static power consumption. Current limiting circuits control peak and average current consumption.
Transmitter 100 also includes a transmitter electronics housing 110 that is sealed to the pressure sensing module 104. The housing 110 encloses the transmitter's electronic circuits (not illustrated in
The feature module 102 also includes a field wiring compartment (not illustrated) that is closed by a compartment cover 122. Field wiring 124 from a process control system (not illustrated) passes through a threaded condulet opening 126 and connects to a two wire output interface of the transmitter 100. The connector 112 also includes contacts carrying the two wire output interface. The field wiring 124 energizes the transmitter 100.
The transmitter 100, in turn, energizes and controls the LCD display 120 by way of the bus contact 114 and the common conductor 116. In some instances, the common conductor 116 may be used as a return conductor for both the bus and the two wire interface. The circuitry of transmitter 100 is explained in more detail below in examples illustrated in
The transmitter 200 includes a housing 204 that includes an electrical connector 206. The electrical connector 206 is mateable and demateable with an accessory load (such as feature module 102 illustrated in
The transmitter 200 includes a transmitter circuit 212 that has a common conductor 214 coupled to the common contact 210. The transmitter circuit 212 provides a supply conductor 216, a serial input 218 and a serial output 220. The transmitter 200 includes a process variable sensor 213. In one preferred arrangement, the process sensor 213 comprises a pressure sensor.
The transmitter circuit 212 has a two wire transmitter output interface at transmitter output leads 222, 224 that draws a transmitter current 226 from a two wire process control bus such as field wiring 124 in
The transmitter 200 includes a receiver circuit 230 coupled to the serial input 218 and also coupled to the bus contact 208 by a serial bus 232. A supply limiter circuit 234 draws a supply current from the supply conductor 216 and provides a stored energy output 236. The supply limiter circuit 234 providing a supply current limit on the amount of current that it can draw from the supply conductor 216. The supply current limit is typically an extremely small amount such as 500 microamperes. The supply current limit ensures that the power demands of the physical layer circuit can't drive the transmitter output current over an alarm loop level (typically 3.5 mA), even if the bus is shorted.
The transmitter 200 includes a recessive driver circuit 238 that draws or derives a drive current 240 from the stored energy output 236. The recessive driver circuit 238 couples the drive current 240 to the serial bus 232. The recessive driver circuit 238 provides a drive current limit on the amount of driver current 240. The drive current limit is typically 5 milliamperes. If a storage capacitor 284 (described below in connection with
The transmitter 200 also includes a dominant driver circuit 242 coupled between the serial output 220 and the serial bus 232. The dominant driver circuit 242 has a dominant state in which it conducts the drive current 240, and an inactive state in which the drive current 240 is available to the accessory load connected to the bus contact 208 and the common contact 210. During the inactive state, the recessive driver circuit 238 provides energization to the accessory load. The dominant driver circuit 242 switches back and forth between its dominant state and its inactive state to transmit digital data to the accessory load. In a preferred arrangement, the various non-hardware layers of the digital data is formatted according to a controller area network (CAN) protocol.
In
Also in
In
A startup circuit 260 couples to the serial bus 232. The startup circuit 260 provides current to the serial bus 232 during a startup interval. The serial bus 232 includes a voltage limiter circuit coupled between the serial bus 232 and the bus contact 208. The voltage limiter comprises two clamping diodes 262 coupled between the serial bus 232 and power supply rails, and also includes a current limiting resistor 266 in series between the serial bus 232 and the bus contact 266. The voltage limiter helps protect against static electricity discharged into the bus contact 208.
In this embodiment, the dominant driver 242 couples to a diode 270 that is biased to provide a 0.6 volt voltage pedestal above the common conductor voltage (dc common). When the dominant driver 242 is in an active or LOW state, the dominant driver 242 essentially connects the serial bus 232 to the diode 270. The LOW state on the serial bus 232 is thus 0.6 volts or more above the dc common level. Less power is consumed by avoiding discharging the capacitances connected to the serial bus 232 all the way down to the dc common level. 16.
A voltage difference between bus contact and the common contact is a regulated voltage difference over an operating temperature range and the receiver circuit is temperature compensated over the operating temperature range to accept the regulated voltage difference. When used in remote applications, this arrangement has the benefit of more uniform switching losses (fVppC) over the operating temperature range of the circuits. This enhances long runs of cables between the process variable transmitter and the remote device (LCD).
In addition to a supply conductor 216 at 4.3 volts, the transmitter circuit 212 also supplies a lower supply on line 280 at 3.0 volts. The HIGH level on the serial bus 232 is reduced to 3.0 volts or less, and power consumption is reduced.
The supply limiter circuit 234 includes a current limiter 282 and an energy store 284. The arrangement of the current limiter 282 and the energy store 284 allows the recessive driver circuit 238 to instantaneously provide a current 240 that is higher in amplitude than the instantaneous amplitude of the supply current on supply conductor 216.
RECEIVER. In this embodiment, receiver 230 includes a low power CMOS comparator 402. The use of the comparator 402 allows use of a resistive divider 404, 406 to provide flexibility in receive threshold settings. A feedback resistor 408 provides a small amount of input hysteresis for improved noise immunity. Pursuant to this embodiment, a high input tolerant voltage CMOS inverter 410 level shifts the receive comparator output from 4.3 volts at 218 to 3.0 volts for input into a microprocessor.
DOMINANT DRIVER CIRCUIT. Referring to
Power consumption during communications is dominated by the charging and discharging of load capacitance connected to the serial bus 232. The charging current I is approximated by I=C * Vpp *f, where C is load capacitance, Vpp is peak-to-peak voltage and f is frequency. Current can be reduced by limiting Vpp. The high state is preferably limited to about 3.6 Volts via the start up transistor 430. The peak-to-peak voltage is preferably limited to about 3 volts which minimizes current consumption when driving capacitive loads.
A benefit of the diode pedestal 270 is that it temperature compensates the signal level on bus 232 to line 236 and the receive thresholds. This is true because line 236 is one base-emitter junction voltage drop (Vbe) above line 280, and the low signal is clamped to one diode drop above ground and the receive thresholds are established via a resistive divider 404, 406 that is referenced at 2 diode drops above ground.
The FET 420 switches fast enough to generate inductive ringing on the edges so, resistor 424 and capacitor 426 were added to provide a low pass filter which slows the FET and rounds off the switching edges to avoid ringing. Resistor 428 is a small series resistor which also helps to reduce ringing.
DOMINANT DRIVER FEEDFORWARD. In one embodiment, a feedforward capacitor 450 is coupled between the FET input 423 and the resistive voltage divider 404, 406 to provide additional reduction in switching current losses by quickly turning the recessive driver 238 off when the dominant driver 242 transmits a dominant low bit. To minimize switching losses when the dominant driver 242 transmits a low bit, the recessive driver 238 needs to be shut off as soon as possible. The feed forward capacitor 450 provides an AC path to the positive input of the receive comparator 402. When the dominant driver 242 transmits a low, the comparator 402 senses the TX transition (from level shifter 409) and shuts the recessive driver 238 off before the serial bus 232 has had time to transition to a low state.
RECESSIVE DRIVER. Referring to
The serial bus 232 is driven from a dominant low to a recessive high state with a current limited FET 436 in the recessive driver circuit 238. The FET 436 has a high impedance input 437 that minimize input current. In one embodiment, the recessive driver current limit is set at approximately 5 mA to prevent the bulk storage capacitor 284 from being discharged too quickly when going from a high to low state. The recessive driver 238 is turned on via a pulse width limited circuit. The pulse width can be limited by non-hardware layers of the communication protocol, by an RC time constant associated with the feedforward capacitor 450 or a combination of both. When the receive comparator 402 senses a high on the serial bus 232, the recessive driver 238 is latched in the ON state to source DC power to the serial bus 232. If the bus is accidentally shorted or if two feature devices try to communicate at once where an external device pulls the serial bus 232 low while the other device tries to pull it high, the dominant driver 242 dominates, or wins out over the recessive driver 238. In the CAN protocol, for example, this is defined as bit arbitration. Then the receive comparator 402 detects the low and the recessive driver shuts off after the pulse width time limit expires. This is done to limit the amount of power that is shunted to ground during a bit arbitration, (or when the bus happens to be shorted). If bit arbitration occurs, the CAN engine in the microprocessor senses that the bus is active, stops sending its message and wait until the end of the current message to retransmit.
Use of driver current that is recessive reduces switching losses by limiting the peak current that can flow from the serial bus 232 to dc common 214 during communications. In one embodiment, this allows 5 mA peak current flow from the bulk storage capacitor 284 to a device drawing power from the bus regardless of the voltage level on line 236. This allows the dominant (low) driver 242 to control the serial bus 232.
The receiver section 230 holds the recessive driver 238 ON when the serial bus 232 is high to source DC power to the serial bus 232. The comparator 402 shuts off the recessive driver transistor 436 when the serial bus 232 is LOW to stop current from flowing to the serial bus 232. The recessive driver current limit transistor 434 senses current through resistor 438 and limits the drive voltage on the recessive drive transistor 436.
The recessive driver 238 limits the time in which current is allowed to flow to the serial bus 232 during bit arbitration. The feedforward capacitor 450 is sized to set the time limit.
The recessive driver 238 is current limited to allow a dominant low driver (such as dominant driver 423 or a dominant driver in an accessory load) to override the recessive driver 238 and control the bus 232. In addition, the recessive driver 238 limits the amount of current that flows to ground during communications or bit arbitration thus reducing switching losses. The current limit in the recessive driver 238 is set high enough to provide adequate noise immunity and guarantee the driver can provide adequate power to an accessory load such as LCD 120 (
When the serial bus 232 is a CAN bus, the bus 232 may be low for a maximum of five bit times, as limited by non-hardware layers of the CAN protocol. The CAN protocol provides that the sixth bit be stuffed as a high bit to provide a synchronization edge. The bulk storage capacitor 284 stores charge during the low bits so that the physical layer can transfer the charge to the bus 232 during the next high bit to ensure the proper average power is maintained. The stuffed high bit provides an opportunity to transfer the charge. In order to do this the recessive driver must be capable of providing enough peak current so that in 1 bit time enough of the stored charge can be transferred to the accessory load to power it during 5 consecutive low bit times as allowed by the CAN protocol.
In addition, the driver must be able to pull a fully loaded CAN bus high in less than 2/8th of a bit time in order to meet timing requirements.
Recessive driver current is sensed through resistor 438. In one embodiment, when the voltage across it reaches about 0.6 Volts, transistor 434 turns on to limit current flow through the FET 436.
When the serial bus 232 is low, the recessive driver 238 is turned off to prevent current from flowing needlessly into ground via the serial bus 232. This is accomplished by monitoring the serial bus 232 with the receiver comparator 402. When the serial bus is low, the receiver comparator output on line 258 is high which turns the recessive driver 238 off. When the serial bus 232 is high, the comparator output 258 is low which turns the recessive driver 238 on to source power to the serial bus 232. This function is accomplished by connecting the output of the comparator 402 to the gate of the recessive driver FET 436 via resistor 440.
When the physical layer asserts a high bit, it sources current to the bus 232 via the recessive driver 238. If the bus 232 is held low due to a short or an accessory load pulling the bus 232 low, such as in bit arbitration, current would flow to ground and would be wasted. To minimize losses in this case, the recessive driver 238 attempts to pull the bus 232 high for a limited time. If the bus 232 is held low, the receive comparator 402 will not switch permanently to hold the recessive driver 238 on and the recessive driver 238 will shut off after a fixed time period. The feed forward capacitor 450 along with resistors 424, 404, 406, 408 set up an RC time limit for this purpose. When a TX high is asserted, a low voltage on line 220 is sent to a positive input of the receive comparator 402 via capacitor 450 which turns the recessive driver 238 on. If the bus 232 is held low, the receive comparator 402 does not permanently hold the recessive driver 238 on. Once capacitor 450 is fully charged there is no longer a low at the positive input of the comparator 402 so the recessive driver 238 shuts off. The time limit must be set long enough to ensure that a fully loaded bus can be pulled high before the comparator times out.
SUPPLY LIMITER & BULK STORAGE CAPACITOR. In this embodiment, DC power is sourced to accessory loads (such as an LCD) via the bus 232 whenever the bus 232 is in a recessive state. During a dominant state, charge is stored in the bulk capacitor 284 and then sourced as a high current pulse to the bus 232 once the bus 232 returns to a recessive state.
The physical layer power is provided via a first current limited source 234 that is designed to limit current drawn from the supply conductor to 500 uA typical. This supply limiter circuit 234 is essential to ensure that an overloaded bus 232 does not force the transmitter outside of its budgeted quiescent current range.
The supply limiter 234 limits direct current available to the bus 232 to prevent an overload from creating an on scale error on the 4–20 mA transmitter current loop. The bulk storage capacitor 284 stores charge when the bus 232 is low. When the bus 232 is high, charge is transferred to a device being powered off the bus 232.
SUPPLY LIMITER CIRCUIT. As shown in
In order to provide power to an accessory load on the bus 232 in an efficient manner, the physical layer must store charge while the bus 232 is low and transfer charge to the bus 232 when the bus 232 switches back high. The bulk capacitor 284 accomplishes this.
Since capacitor 284 is charged via FET 454 which is current limited, its voltage will drop momentarily when the bus 232 pulls high peak current from it. In one embodiment, capacitor 284 must be large enough in value to maintain a 3.0 Volt working voltage during communication. This ensures that a CAN device such as an LCD has sufficient supply voltage to operate. The capacitor 284 will be replenished between communication packets. There are two cases to consider. The first is after a string of 5 low bits. The recessive driver 238 will supply a current pulse to the bus 232 to keep the average current constant. The worse case condition is with an accessory load on the bus drawing maximum average current. Since capacitor 284 is preferably clamped to about 3.6 volts, it may drop at the start of a communications packet to provide peak current to the bus 232. The voltage drop is limited to an acceptable level because capacitor 284 charges up during low bits before transferring the stored charge on the next high bit.
This situation becomes a bit more complicated if the bus is fully loaded such as with a 100 foot long remote LCD cable. The voltage on capacitor 284 will drop as it charges the load during communications. For simplicity, a CAN device such as an LCD does not need to draw power during a communications packet. The accessory load has enough of its own bulk capacitance to ride through the communication event. The worse case condition would be when a string of 1's and O's is being transmitted. By design, the current required to drive this, (Iload=Cload* Vpp * f), is less the CAN current limit so the voltage on capacitor 284 will not drop. In fact, it will charge up and begin powering the bus which means the assumption that the LCD is not powered during communications is a conservative one. In addition, the current consumed to drive the maximum specified capacitive load must be low enough to allow capacitor 284 to recharge between messages.
The second case to consider is ripple due to bit arbitration. In this case the recessive driver 238 will supply current to the bus 232 for the entire fixed time limit set by the feedforward capacitor 450. Capacitor 284 is large enough in value to keep the ripple below 100 mV in this case. The bulk capacitor 284 needs to be recharged between arbitration events. Since an event can only happen once per message maximum, there is plenty of time to charge capacitor 284.
STARTUP CIRCUIT. In order to start-up properly when power is first applied or to recover from a shorted CAN bus, there needs to be an alternate path that sources current to the bus. To meet this requirement, a PNP transistor 430 turns on to source power to the bus after the bulk storage capacitor is fully charged. The startup circuit 260 pulls the CAN bus high at start up or upon fault recovery after the bus has been shorted to ground. The startup circuit 260 provides an orderly power up and efficient use of power by allowing the bulk capacitor 284 to fully charge before sourcing any current to the bus. The CAN physical layer turns the recessive driver 238 off when the bus 232 is low to conserve current. This poses a problem at start up or after the bus has been shorted to ground. Since the bus is low in either of these cases, the recessive driver will be turned off. Nothing would pull the bus high to start it up or recover form a shorted condition. A bipolar PNP transistor 430 provides the pull up path to perform this function. The emitter of the transistor 430 is connected to line 236 by way of the resistor 438, the base is connected to line 280 and the collector is connected to the bus 232. In this embodiment, once line 236 reaches about 3.6 Volts, transistor 430 will turn on and source current to the bus 232. This creates a 3.6 Volt rail 236 which is sufficient for the physical layer requirements. Once the rail 236 is at 3.6 Volts, capacitor 284 is fully charged so there is no where to store additional charge. It is acceptable to source current to the bus as a pull up mechanism. If the bus is shorted, current will flow to ground but line 236 will be fixed at 3.6 Volts. If there is no DC load on the bus the current will flow through transistor 430 base/emitter junction and into the 3.0 Volt rail to be reused. An additional benefit is that the physical layer draws a fixed current at all times so that the DC power limit circuit is not in a dynamic application and thereby keeping switched loads associated with the serial bus isolated from the 4.3 volt internal rail and from the 4–20 mA loop regulation circuitry. This allows the use of a relatively slow, low power OpAmp 452.
MICROPROCESSOR. In one embodiment, the CAN Engine can reside within a custom microprocessor made by ATMEL. It performs error checking and drives the transmit and receive ports RX, TX per CAN protocol. The CAN engine is not a part of the physical layer but the design of the physical layer takes into account the characteristics of the non-physical layers in the CAN engine.
It is to be understood that even though numerous characteristics and advantages of various embodiments of the invention have been set forth in the foregoing description, together with details of the structure and function of various embodiments of the invention, this disclosure is illustrative only, and changes may be made in detail, especially in matters of structure and arrangement of parts within the principles of the present invention to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed. For example, the particular elements may vary depending on the particular application for the process variable transmitter while maintaining substantially the same functionality without departing from the scope and spirit of the present invention. The teachings of the present invention can be applied to other process instruments without departing from the scope and spirit of the present invention.
Number | Name | Date | Kind |
---|---|---|---|
3701280 | Stroman | Oct 1972 | A |
3968694 | Clark | Jul 1976 | A |
4120206 | Rud, Jr. | Oct 1978 | A |
4125027 | Clark | Nov 1978 | A |
4238825 | Geery | Dec 1980 | A |
4250490 | Dahlke | Feb 1981 | A |
4287501 | Tominaga et al. | Sep 1981 | A |
4414634 | Louis et al. | Nov 1983 | A |
4419898 | Zanker et al. | Dec 1983 | A |
4446730 | Smith | May 1984 | A |
4455875 | Guimard et al. | Jun 1984 | A |
4485673 | Stern | Dec 1984 | A |
4528855 | Singh | Jul 1985 | A |
4562744 | Hall et al. | Jan 1986 | A |
4598381 | Cucci | Jul 1986 | A |
4602344 | Ferretti et al. | Jul 1986 | A |
4617607 | Park et al. | Oct 1986 | A |
D287827 | Broden | Jan 1987 | S |
4644797 | Ichikawa et al. | Feb 1987 | A |
4653330 | Hedtke | Mar 1987 | A |
4677841 | Kennedy | Jul 1987 | A |
4745810 | Pierce et al. | May 1988 | A |
D296995 | Lee | Aug 1988 | S |
D297314 | Hedtke | Aug 1988 | S |
D297315 | Pierce et al. | Aug 1988 | S |
4783659 | Frick | Nov 1988 | A |
4791352 | Frick et al. | Dec 1988 | A |
4798089 | Frick et al. | Jan 1989 | A |
4818994 | Orth et al. | Apr 1989 | A |
4825704 | Aoshima et al. | May 1989 | A |
4833922 | Frick et al. | May 1989 | A |
4850227 | Luettgen et al. | Jul 1989 | A |
4866989 | Lawless | Sep 1989 | A |
4881412 | Northedge | Nov 1989 | A |
4930353 | Kato et al. | Jun 1990 | A |
4958938 | Schwartz et al. | Sep 1990 | A |
4970898 | Walish et al. | Nov 1990 | A |
4980675 | Meisenheimer, Jr. | Dec 1990 | A |
5000047 | Kato et al. | Mar 1991 | A |
D317266 | Broden et al. | Jun 1991 | S |
D317269 | Selg | Jun 1991 | S |
D318432 | Broden et al. | Jul 1991 | S |
5028746 | Petrich | Jul 1991 | A |
5035140 | Daniels et al. | Jul 1991 | A |
5051937 | Kawate et al. | Sep 1991 | A |
5058437 | Chaumont et al. | Oct 1991 | A |
5060108 | Baker et al. | Oct 1991 | A |
5070732 | Duncan et al. | Dec 1991 | A |
5083091 | Frick et al. | Jan 1992 | A |
5087871 | Losel | Feb 1992 | A |
5094109 | Dean et al. | Mar 1992 | A |
D329619 | Cartwright | Sep 1992 | S |
5142914 | Kusakabe et al. | Sep 1992 | A |
5157972 | Broden et al. | Oct 1992 | A |
5162725 | Hodson et al. | Nov 1992 | A |
5187474 | Kielb et al. | Feb 1993 | A |
5212645 | Wildes et al. | May 1993 | A |
5227782 | Nelson | Jul 1993 | A |
5236202 | Krouth et al. | Aug 1993 | A |
5245333 | Anderson et al. | Sep 1993 | A |
5248167 | Petrich et al. | Sep 1993 | A |
D342456 | Miller et al. | Dec 1993 | S |
5276631 | Popovic et al. | Jan 1994 | A |
5287746 | Broden | Feb 1994 | A |
5353200 | Bodin et al. | Oct 1994 | A |
5369386 | Alden et al. | Nov 1994 | A |
5377547 | Kusakabe et al. | Jan 1995 | A |
5381355 | Birangi et al. | Jan 1995 | A |
D358784 | Templin, Jr. et al. | May 1995 | S |
5436824 | Royner et al. | Jul 1995 | A |
5448180 | Kienzler et al. | Sep 1995 | A |
5469150 | Sitte | Nov 1995 | A |
5471885 | Wagner | Dec 1995 | A |
D366000 | Karas et al. | Jan 1996 | S |
D366218 | Price et al. | Jan 1996 | S |
5495768 | Louwagie et al. | Mar 1996 | A |
5498079 | Price | Mar 1996 | A |
5502659 | Braster et al. | Mar 1996 | A |
5524333 | Hogue et al. | Jun 1996 | A |
5524492 | Frick et al. | Jun 1996 | A |
5546804 | Johnson et al. | Aug 1996 | A |
5600782 | Thomson | Feb 1997 | A |
5606513 | Louwagie et al. | Feb 1997 | A |
5650936 | Loucks et al. | Jul 1997 | A |
5656782 | Powell, II et al. | Aug 1997 | A |
5665899 | Willcox | Sep 1997 | A |
5668322 | Broden | Sep 1997 | A |
5669713 | Schwartz et al. | Sep 1997 | A |
5670722 | Moser et al. | Sep 1997 | A |
5677476 | McCarthy et al. | Oct 1997 | A |
5710552 | McCoy et al. | Jan 1998 | A |
5754596 | Bischoff et al. | May 1998 | A |
5764928 | Lanctot | Jun 1998 | A |
5823228 | Chou | Oct 1998 | A |
5870695 | Brown et al. | Feb 1999 | A |
5899962 | Louwagie et al. | May 1999 | A |
5920016 | Broden | Jul 1999 | A |
5948988 | Bodin | Sep 1999 | A |
5954526 | Smith | Sep 1999 | A |
5955684 | Gravel et al. | Sep 1999 | A |
5973942 | Nelson et al. | Oct 1999 | A |
5983727 | Wellman et al. | Nov 1999 | A |
5988203 | Hutton | Nov 1999 | A |
6002996 | Burks et al. | Dec 1999 | A |
6005500 | Gaboury et al. | Dec 1999 | A |
6006338 | Longsdorf et al. | Dec 1999 | A |
6013108 | Karolys et al. | Jan 2000 | A |
6035240 | Moorehead et al. | Mar 2000 | A |
6038927 | Karas | Mar 2000 | A |
6047219 | Eidson | Apr 2000 | A |
6050145 | Olson et al. | Apr 2000 | A |
6058441 | Shu | May 2000 | A |
6059254 | Sundet et al. | May 2000 | A |
6105437 | Klug et al. | Aug 2000 | A |
6111888 | Green et al. | Aug 2000 | A |
6115831 | Hanf et al. | Sep 2000 | A |
6123585 | Hussong et al. | Sep 2000 | A |
6131467 | Miyano et al. | Oct 2000 | A |
6140952 | Gaboury | Oct 2000 | A |
6151557 | Broden et al. | Nov 2000 | A |
6175770 | Bladow | Jan 2001 | B1 |
D439177 | Fandrey et al. | Mar 2001 | S |
D439178 | Fandrey et al. | Mar 2001 | S |
D439179 | Fandrey et al. | Mar 2001 | S |
D439180 | Fandrey et al. | Mar 2001 | S |
D439181 | Fandrey et al. | Mar 2001 | S |
6216172 | Kolblin et al. | Apr 2001 | B1 |
D441672 | Fandrey et al. | May 2001 | S |
6233532 | Boudreau et al. | May 2001 | B1 |
6285964 | Babel et al. | Sep 2001 | B1 |
6295875 | Frick et al. | Oct 2001 | B1 |
6311568 | Kleven | Nov 2001 | B1 |
6321166 | Evans et al. | Nov 2001 | B1 |
6415188 | Fernandez et al. | Jul 2002 | B1 |
6421570 | McLaughlin et al. | Jul 2002 | B1 |
6460094 | Hanson et al. | Oct 2002 | B1 |
6484107 | Roper et al. | Nov 2002 | B1 |
6508131 | Frick | Jan 2003 | B1 |
6593857 | Roper et al. | Jul 2003 | B1 |
20020011115 | Frick | Jan 2002 | A1 |
20020082799 | Pramanik | Jun 2002 | A1 |
Number | Date | Country |
---|---|---|
37 41 648 | Jul 1988 | DE |
91 09 176.4 | Oct 1991 | DE |
196 22 295 | May 1996 | DE |
197 45 244 | Apr 1998 | DE |
299 03 260 | May 2000 | DE |
0 063 685 | Nov 1982 | EP |
0 167 941 | Jan 1986 | EP |
0 214 801 | Mar 1987 | EP |
0 223 300 | May 1987 | EP |
0 268 742 | Jun 1988 | EP |
0 639 039 | Feb 1995 | EP |
0 895 209 | Feb 1999 | EP |
0 903 651 | Mar 1999 | EP |
1 192 614 | Jan 2003 | EP |
401313038 | Dec 1989 | JP |
2000121470 | Oct 1998 | JP |
2003042881 | Feb 2003 | JP |
WO 8801417 | Feb 1988 | WO |
WO 8902578 | Mar 1989 | WO |
WO 8904089 | May 1989 | WO |
WO 9015975 | Dec 1990 | WO |
WO 9113417 | Sep 1991 | WO |
WO 9118266 | Nov 1991 | WO |
WO 9634264 | Oct 1996 | WO |
WO 9848489 | Oct 1998 | WO |
WO 0023776 | Apr 2000 | WO |
Number | Date | Country | |
---|---|---|---|
20040046722 A1 | Mar 2004 | US |