This invention relates to the field of telemetry systems, and, more specifically, to very low power time division multiplexed analog domain telemetry systems.
Conventional telemetry systems typically function in the digital domain, and consume excessive power because of the high clock rates incident to the use of digital circuitry, and the infrastructure needed to support digital domain processing. Dissipated power in such systems is ultimately dominated by this digital infrastructure and, as such, cannot be further optimized for very low power applications, such as autonomous underwater surveillance, very large scale fixed systems, multi-line towed array systems, and other multiplexed sensor systems that are required to operate in “power limited” applications.
In a first aspect of this disclosure, a telemetry system is described. The system comprises a bus and a plurality of channels each coupled to the bus. A control subsystem (1) controls the channels so that each one presents to the bus, during a time period designated for the channel, a channel characteristic representative of a signal sampled by the channel, (2) interrogates in the analog domain each of the channels, during the time period designated for a channel, the characteristic presented by the channel, and (3) forms a signal representative of the characteristic presented by the channel during the designated time period.
In one embodiment, the control subsystem time division multiplexes each of the channels so that each and only one of the channels presents to the bus during the designated time period for the channel within a cycle a channel impedance proportional to a signal amplitude sampled by the channel. During the time periods in the cycle other than the time period designated for the channel, the channel presents an open circuit equivalent impedance to the bus. The control subsystem in this embodiment interrogates each of the channels by presenting to each of the channels during its designated time period an analog pulse over the bus. The channel impedance presented by the channel creates an impedance mismatch, which causes a modulated version of the pulse to be reflected back to a termination device coupled to one end of the bus. The modulation of the reflected pulse is representative of the channel impedance, and thus the amplitude of the signal sampled by the channel. The control subsystem forms a signal representative of the amplitude of the reflected pulse. In one embodiment, the control subsystem forms a packet from one or more of the signals, and then transmits the packet over a network.
Other systems, subsystems or system components, methods, features and advantages of the invention or combinations of the foregoing will be or will become apparent to one with skill in the art upon examination of the following figures and detailed description. It is intended that all such additional systems, methods, features, advantages and combinations be included within this description, be within the scope of the invention, and be protected by the accompanying claims.
The components in the figures are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention. In the figures, like reference numerals designate corresponding parts throughout the different views.
As utilized herein, terms such as “about” and “substantially” and “near” are intended to allow some leeway in mathematical exactness to account for tolerances that are acceptable in the trade. Accordingly, any deviations upward or downward from the value modified by the terms “about” or “substantially” or “near” in the range of 1% to 20% or less should be considered to be explicitly within the scope of the stated value.
The term “logic” refers to implementations in hardware, software, or combinations of hardware and software.
The term “packet” means a grouping of digital data and control elements which is switched and transmitted as a composite whole, wherein the data and control elements and possibly error control information are arranged in a specified format. The term “packet” includes a frame.
Each of the channels is assumed to sample (or have previously sampled) a signal provided by a sensor accessible to the channel. In the embodiment of
In one embodiment, the control subsystem 106 time division multiplexes the channels so that each and only one channel presents to the bus a characteristic of the channel during a time period designated for the channel within a cycle.
The channel characteristic presented by the channel during its designated time period may be any measureable parameter such as a channel voltage, current, or a channel impedance representative of the amplitude of the signal sampled by the channel. In one embodiment, where the measured parameter is an impedance, control subsystem 106 may control each of the channels to present to bus 102 an open circuit equivalent output impedance during time periods in the cycle other than the time period designated for the channel. Control subsystem 106 may synchronize the channels so that each one samples the amplitude of the output of its corresponding sensor at about the same time.
Bus 102 may comprise one or more signal lines. In the embodiment of
Control subsystem 106 may control and provide power to each of the channels through the same one or more signal lines in the bus. In the embodiment of
In one example, where a pair of signal lines carries a differential signal that provides power and control, the differential signal has first and second states. In the first state, the differential signal provides power to the channels. In the second state, the differential signal performs a control function at one or more of the channels. A power storage element (such as a capacitor) at each channel provides power to the channel when the differential signal is in the second state.
A control subsystem 106 may comprise a termination device 106a at one end of bus 102, and a distributed control element (not shown) at each of the channels. The distributed control element in a channel may identify the time period designated for the channel within a cycle.
In one example, the termination device clocks each of the distributed control elements through a clocking signal sent over bus 102. In this example, each of the distributed control elements includes a timing element (such as a counter) which is updated responsive to the clocking signal. The distributed control element may then identify the time period designated for the channel based on a comparison of the contents of the timing element with a predetermined value for the channel.
The distributed control elements may be programmable with the predetermined value for the channel. In one example, each of the distributed control elements is remotely programmable with the predetermined value for the channel.
In one implementation, the distributed control element for one or more of the channels is implemented as a field programmable gate array (FPGA). Alternatively or in addition, the distributed control element for or more of the channels is implemented as a complex programmable logic device (CPLD). In one example, the CPLD is a CMOS CPLD. The CMOS CPLD may have a power consumption which varies directly with its clocking rate. In one example, the CMOS CPLD has about a zero power consumption at about a zero clocking rate.
In one embodiment, each channel includes a voltage controlled impedance circuit for presenting to bus 102 during the designated time period for the channel an impedance representative of the signal amplitude sampled by the channel. Control subsystem 106 may control this circuit so that an open circuit equivalent output impedance is presented to bus 102 during time periods in the cycle other than the time period designated for the channel.
The impedance presented by a channel to bus 102 during the designated time period may give rise to an impedance mismatch condition at the channel. Control subsystem 106 may interrogate a channel during its designated time period by transmitting from termination device 106a an analog pulse over bus 102. The impedance mismatch at the channel may cause at least a partial reflection of the pulse to return to termination device 106a, with the amplitude of the reflected pulse being representative of the impedance presented by the channel.
Control subsystem 106 may perform at least partial equalization of the transmitted pulses to compensate for variable attenuation caused by different distances between termination device 106a and each of the channels. In the embodiment of
Control subsystem 106 may also comprise a linearization circuit to correct any nonlinearities introduced in the reflected signal by the voltage controlled impedance circuit. In one embodiment, these nonlinearities may be corrected by post-linearization of the reflected signal using a processor (not shown) in control subsystem 106. For example, a digital value of a reflected signal may be read by means of the processor, and mapped into a lookup table to retrieve a corrected value.
Termination device 106a may be configured to combine the signals representative of the characteristic presented by one or more of the channels into a packet, and then transmit the packet over a network. In the embodiments illustrated in
Termination device 106a may be configured to process the one or more signals using a procedure which may be programmed into termination device 106a. In one example, the procedure is remotely programmed into termination device 106a. In the embodiments illustrated in
The procedure may comprise a transformation (such as a Fourier transform) applied to one or more of the signals. The procedure may also comprise a feature extraction procedure. In one example, the procedure combines one or more of the signals into a beam. The procedure may also comprise a search procedure. In one example, the procedure comprises a predetermined mode of operation, such as a test mode, or another mode that continuously samples a selected channel while the other channels remain unsampled. In another example, the procedure comprises a schedule for interrogating more than one of the channels, or all of the channels. A skilled artisan will appreciate that many different modes and sequences may be realized by programming a sampling procedure into a termination device 106a.
The receiver side of the probe pulse driver/receiver 204 is coupled to A/D converter 210. The output of the A/D converter 210 is coupled to the controller 202. One or more JTAG compliant programming lines 212 form an input to the controller 202. In addition, one or more signal lines 216 for outputting digital packet information forms an output of the controller 202.
The one or more pulse probe signal lines 206, and the one or more power & control signal lines 208 together comprise one embodiment of the bus 102 previously described in relation to system 100.
The controller 202, through suitable signals sent and received by the probe pulse driver/receiver 204 over the one or more signal lines 206, interrogates the channels in the analog domain. Similarly, the controller 202, through suitable signals sent by the power & control driver 205 over the one or more signal lines 208, provides power to and controls the one or more channels in the previously described manner. In addition, the controller 202, through the one or more signal lines 214, programs the distributed control elements in each of the channels in the previously described manner.
The signals received from the channels during the interrogation process are routed to the A/D converter 210, which converts them to digital values. The controller 202 combines one or more of the digital values into a packet, and routes the packets to a network over one or more signal lines 216.
In one implementation example, controller 202 may comprise a single chip 8051 type microcontroller, probe pulse driver/receiver 204 may comprise a series of low resistance CMOS switches to form a differential line driver, power and control driver 205 may be implemented via a single pole double throw CMOS switch that toggles between the two states of the control circuit, and A/D circuit 210 may comprise an Analog Devices AD7677 A/D converter selected for its low power and high speed. In this example, controller 202 clocks the system at about 25-50 kHz, which is much lower than the MHz clock rate typically used to clock digital systems. The combination of the lowered clock rate, the time division multiplexing of the channels, the analog domain probing of the channels (which avoids the need to clock the data out at a high rate), and the use of a zero power CPLD (to be discussed), enables the telemetry segment of a subsystem deploying this technique to achieve a reduced power consumption compared to digital systems in the 5 milliwatt per channel range.
In this embodiment, channel 300 comprises a programmable logic element 318, such as a field-programmable gate array (FPGA). FPGA 318 in turn comprises a timing element 320 and a storage element 322 for holding a unique channel value in memory which may be remotely programmed into channel 300.
A clocking circuit 324 receives differential power & control signal 308, and, in response, forms separate sync, strobe and power signals 326, 328, and 330, provided over separate sync, strobe, and power signal lines, respectively. A power storage element 332 is also provided as part of the clocking circuit 324. When differential power & control signal 308 is in a first state, it provides power to FPGA 318 over signal line 330. It also provides power to storage element 332 which stores the power. When differential power & control signal 308 is in a second state, it provides either sync signal 326 or strobe signal 328 to FPGA 318 over, respectively, the sync and strobe signal lines. During this time, power storage element 332 provides power to FPGA 318, and also to support circuitry within the telemetry electronics of channel 300.
The FPGA 318 includes a storage element 332 which holds a unique channel value previously programmed into FPGA 318 over one or more JTAG compliant signal lines 314. In addition, FPGA 318 includes a timing element 334, which, in response to strobe signal 328, either counts up or down depending on the specific implementation. The contents of timing element 334 are compared with the channel value held by storage element 332. When the two are equal, FPGA 318 asserts a signal on signal line 336. Otherwise, signal line 336 remains unasserted.
A sample & hold circuit 338 is also provided. This circuit receives a sensor input 340. When sync signal 326 is asserted, FPGA 318, responsive to signal 326, sends a control signal 327 to sample & hold circuit 338. Upon receiving control signal 327, sample & hold circuit 338 samples the amplitude of sensor input 340, and then holds the sampled value. This functional element allows the sensor output to be captured during a system quiet period (the bus power is off during this sampling period) as well as allows simultaneous capture of sensors where skew in samples will violate the processing requirements.
When signal 336 is asserted, a switch 342 is activated, allowing the sampled value held by sample & hold circuit 338 to be received by a voltage controller impedance circuit 344. In response, voltage controller resistor circuit 344 presents an impedance to the twisted pair carrying signal pulse 306 which is representative of the sampled amplitude held by the sample & hold circuit 338.
When signal 336 is not asserted, voltage controlled resistor circuit 344 presents an open circuit equivalent impedance to the twisted pair carrying pulse 306. In addition, switch 342 is opened, thus decoupling sample & hold circuit 338 from voltage controller resistor circuit 344.
When a differential probe pulse 306 is received over the twisted pair, if the voltage controlled impedance circuit 344 is presenting an open circuit equivalent impedance to the twisted pair, pulse 306 terminates in the channel, and is not reflected. The decoupling provided by switch 342 also helps eliminate the introduction of noise and channel cross-talk into the telemetry electronics of channel 300.
However, when a differential probe pulse 306 is received over the twisted pair, and voltage controlled resistor circuit 344 is presenting an impedance to the twisted pair that is representative of the sampled amplitude held by the sample & hold circuit 338, an impedance mismatch is created at the channel. Accordingly, an amplitude-modulated version of probe pulse 306 is reflected back over the twisted pair, with the degree of amplitude modulation representing the impedance presented by the channel (and hence the sampled amplitude held by sample & hold circuit 338). The reflected pulse is thus sent back to termination device 200.
Signal lines 406a, 406b, 408a and 408b may form a twisted quad in this particular example, with signal lines 406a and 406b forming a twisted pair within this quad, and with signal lines 408a and 408b forming a second twisted pair within this quad. Implementations utilizing differential mode signals transmitted over twisted pairs enable extended length busses, i.e., up to 500 meters or more, as well as enhanced reliability and low cost compared to single-ended or coax implementations.
Probe pulse signal lines 406a and 406b deliver a differential mode probe pulse to the channel, as well as return a modulated differential mode reflected probe pulse to the termination end. Power & control signal lines 408a and 408b deliver a differential mode power & control signal which has one of two states. In the first state, it provides power to the channel, and also power to charge capacitor 446. In the second state, it provides either a sync or strobe signal to the channel, and capacitor 446 provides power to the channel. Diodes 448a and 448b prevent leakage from capacitor 446 when it is providing power to the channel. Thus, capacitor 446, in combination with diodes 448a and 448b, functions as an uninterruptible power supply, preventing any power perturbations in the system when signal lines 408a and 408b are in the second state. In this example embodiment, diodes 448a and 448b may be Panasonic type MA2 ZD1400 L or equivalent.
The input on signal line 408a (sync) and the input on signal line 408b (strobe) are each fed to a comparator circuit to determine if a sync or strobe signal is being received over these signal lines.
When comparator 462 receives a sync input, comparator 462 outputs a logic signal 426 which provides a reset, or synchronization signal to FPGA 418 on the low power channel control circuit of
If comparator 463 outputs a strobe signal 428, strobe signal 428 increments a timing element, or counter, maintained by FPGA 418. If comparator 462 outputs a sync signal 426, it clears the counter maintained by FPGA 418. A value unique to the channel is pre-programmed into FPGA 418 through programming signal lines 414a, 414b, 414c, and 414d, shown on the channel programming port of
Refer now to the low power sample & hold circuit of
In an alternative embodiment, sample & hold circuit 438 may be configured with a means for shorting sensor output 440 to the output of op amp 476, for example, by installing zero-ohm resistors, as shown. Bypassing sample & hold circuit 438 allows further reduction in system power consumption where skewing effects are not critical. In such a case, the channel will acquire whatever sensor output 440 exists at the time a sync signal 426 is asserted.
When FPGA 418 receives a sync signal from the termination device, it asserts sample & hold control signal 426. The assertion of sample & hold control signal 426 causes the sample & hold circuit 438 to sample the amplitude of the signal present on input line 440, and store the same in capacitor 474. Sample & hold circuit 438 holds this value until the next assertion of the control signal 426. Until then, the circuit 438 outputs a signal representative of its held value on signal line 468.
Refer now to
In one aspect of the invention, the output of FET 444 presents a resistance across probe pulse signal lines 406a and 406b representative of a sensor output 440. The value of this resistance presents an impedance mismatch across 406a and 406b, causing a reflected signal to occur whenever lines 406a and 406b transmit an interrogation pulse. The amplitude of that reflection is proportional to the resistance, thus, the reflected interrogation pulse comprises a signal modulated in proportional to sensor output 440.
Referring again to
In one embodiment, sensor output 440 comprises the output of a signal conditioning circuit that provides a proper interface to sample & hold circuit 438. For example, a signal conditioning circuit may provide any of various signal processing functions well known in the art such as pre-amplification, anti-alias filtering, etc. and may also provide a desired signal-to-noise ratio through lowpass filtering techniques, etc., for a signal comprising sensor output 440. Proper conditioning may also require sensor output 440 to be scaled to within a desired voltage signal range compatible with the operational characteristics of the telemetry system.
Step 501 may comprise time division multiplexing the channels onto the bus so that each and only one channel presents a channel characteristic to the bus during a time period designated for the channel.
The method 500 in
Method 500 may also comprise controlling and providing power to each of the channels through a differential signal transmitted over the same one or more signal lines. This differential signal may have first and second states, and the differential signal may provide power to the channel in the first state and perform a control function at the channel in the second state. While the differential signal is in the second state, a power storage element at the channel may be switched in to provide power to the channel.
Method 500 may further comprise identifying the time period designated for the channel by clocking a timing element or counter at each of the channels through a clocking or strobe signal sent over the bus. The timing element or counter is updated responsive to the clocking signal, and the contents thereof may then be compared with a unique channel identifier. If the two are equal, the time period designated for a channel is determined to be present.
Method 500 may further comprise programming one or more of the channels with a predetermined value for the channel. In one example, the method further comprises remotely programming the one or more channels with the predetermined value for the channel.
The impedance presented by a channel to the bus during the designated time period may give rise to an impedance mismatch condition at the channel. The channel may then be interrogated during its designated time period by transmitting an analog pulse over the bus. The impedance mismatch at the channel causes at least a partial reflection of the pulse to return to a termination device coupled to one end of the bus, where the amplitude of the reflected pulse is representative of the impedance presented by the channel.
Method 500 may also comprise performing at least partial equalization of the transmitted pulses to compensate for variable attenuation caused by different distances between the termination device and each of the channels.
The signals for one or more of the channels may be combined into a data packet at the termination device. The packet may further be transmitted to a local controller, to a storage device, or to a remote location over a network.
The one or more signals may be processed using a programmable procedure. In one example, the procedure is remotely programmable. In another example, the procedure comprises a transformation applied to the one or more signals. In third example, the procedure comprises a feature extraction procedure. In a fourth example, the procedure combines the one or more values into a beam.
The procedure may comprise a search procedure. It may also comprise a predetermined mode or schedule for interrogating the channels. In one example, the procedure changes the order, timing, sequence, or frequency at which the channels are interrogated during a cycle. For instance, an example array may comprise 32 channels. In a first mode of operation, each of the 32 channels may be interrogated during a cycle. However, in a second remotely programmed mode of operation, only some of the channels may be interrogated during a cycle at a higher frequency of interrogation than in the first mode of operation.
In the next step 703, at the inception of or during a discrete time period within the cycle, a strobe signal and a probe pulse is transmitted over the bus to each of the channels. The strobe signal may cause a counter located at each of the channels to increment or decrement depending on the implementation. If the counter indicates that the designated time period for the channel has arrived, the channel may present an impedance to the bus which is representative of the sampled amplitude held by the sample & hold circuit at the channel. Each of the other channels may present an open circuit equivalent impedance to the bus such that the impedance presented by the one channel gives rise to an impedance mismatch. An analog probe pulse may be used to interrogate the channels. The impedance mismatch at the one channel causes a reflected version of the probe pulse, with the amplitude thereof modulated based on the impedance presented at the channel, to reflect back to the termination device which originated the probe pulse. The open circuit equivalent impedance presented by the other channels causes the pulse to terminate at these other channels.
In step 705, a signal is formed which is representative of the modulation of the reflected pulse from the one channel. This signal may be formed at the termination device.
In inquiry step 707, an inquiry is made whether there are still more time periods within the cycle. If so, a branch is made back to the beginning of step 703. If not, a branch is made to optional step 709. In optional step 709, the signals for one or more of the interrogated channels are combined into a digital packet. This packet may then be transmitted to a local controller or over a network. A branch may then made back to the beginning of step 701 for another cycle.
While various embodiments of the invention have been described, it will be apparent to those of ordinary skill in the art that many more embodiments and implementations are possible that are within the scope of this invention.
Number | Date | Country | |
---|---|---|---|
60474316 | May 2003 | US |