Claims
- 1. A low quiescent power class AB current mirror circuit comprising:
a first input transistor for receiving an input current; a second output transistor for providing an output current, said first and second transistors having bases connected together; and a first current supply for sinking current from said bases in response to a decrease in input current to lower the quiescent point of said transistors.
- 2. The low quiescent power class AB current mirror circuit of claim 1 in which said first current supply includes a third, sink, transistor connected between the base of said second output transistor and a first power supply bus.
- 3. The low quiescent power class AB current mirror circuit of claim 2 in which said first current supply includes a first current source connected between the base of said third, sink, transistor and said first power supply bus.
- 4. The low quiescent power class AB current mirror circuit of claim 2 in which said first current supply includes a fourth, bias transistor interconnected between said base of said third, sink, transistor and a second power supply bus.
- 5. The low quiescent power class AB current mirror circuit of claim 4 further including a second current supply for the sourcing current to the bases of said transistors in response to an increase in input current to raise the quiescent point of said transistors.
- 6. The low quiescent power class AB current mirror circuit of claim 5 in which said second current supply includes a fifth transistor connected between the bases of said first and second transistors and said second power supply bus.
- 7. The low quiescent power class AB current mirror circuit of claim 6 in which said fifth transistor has a base connected to said second power supply bus through a second current source.
- 8. The low quiescent power class AB current mirror circuit of claim 6 further including a sixth transistor for shifting the levels between said fifth transistor and said first transistor.
- 9. The low quiescent power class AB current mirror circuit of claim 8 in which said fourth and sixth transistors are complementary bipolar devices with their bases interconnected and with offsetting base currents.
- 10. The low quiescent power class AB current mirror circuit of claim 1 further including a second current supply for the sourcing current to the bases of said transistors in response to an increase in input current to raise the quiescent point of said transistors.
- 11. A low quiescent power class AB current mirror circuit comprising:
a first input transistor for receiving an input current and having a base; a second output transistor for providing an output current and having a base, said first input and second output transistors having their bases connected together; a sixth and fifth transistor and a first current source, the sixth transistor is a PNP transistor type and the fifth transistor is an NPN transistor type, each of said sixth and fifth transistors having a base, an emitter and a collector, and where:
the base of the sixth transistor is connected to its collector, the emitter of the sixth transistor is connected to the emitter of the fifth transistor and the collector of the sixth transistor is connected to a base of a third transistor; the base of the fifth transistor is connected to the input current, the collector of the fifth transistor is connected to the first power supply bus and the emitter of the fifth transistor is connected to the emitter of the sixth transistor; the first current source supplies input current to the circuit and connects to the base of the fifth transistor and to the collector of the first input transistor; a fourth and the third transistor, the fourth transistor is an NPN transistor type and the third transistor is a PNP transistor type, each of said fourth and third transistors having a base, an emitter and a collector, and where:
the base of the fourth transistor is connected to the input current, the collector of the fourth transistor is connected to a first power supply bus and the emitter of the fourth transistor is connected to the bases of the first input transistor and the second output transistor, and where the base of the third transistor is connected to the collector of the sixth transistor, the collector of the third transistor is connected to the negative power supply bus and the emitter of the third transistor is connected to the bases of the first input transistor and the second output transistor.
- 12. A low quiescent power class AB current mirror circuit comprising:
a first transistor having a base; a second transistor having a base, said first and second transistors having their bases connected together; a sixth and fifth transistor and a second current source, the sixth transistor is an NPN transistor type and the fifth transistor is a PNP transistor type, each of said sixth and fifth transistors having a base, an emitter and a collector, and where:
the base of the sixth transistor is connected to its collector, the emitter of the sixth transistor is connected to the emitter of the fifth transistor and the collector of the sixth transistor is connected to a base of a third transistor; the base of the fifth transistor is connected to the input current, the collector of the fifth transistor is connected to the negative power supply bus and the emitter of the fifth transistor is connected to the emitter of the sixth transistor; the second current source supplies bias current to the circuit and connects to the base of the third transistor and to the collector of the sixth transistor; a fourth and the third transistor, the fourth transistor is a PNP transistor type and the third transistor is an NPN transistor type, each of said fourth and third transistors having a base, an emitter and a collector, and where:
the base of the fourth transistor is connected to the input current, the collector of the fourth transistor is connected to the negative power supply bus and the emitter of the fourth transistor is connected to the bases of the first transistor and the second transistor, and where the base of the third transistor is connected to the collector of the sixth transistor, the collector of the third transistor is connected to the first power supply bus and the emitter of the third transistor is connected to the bases of the first transistor and the second transistor.
- 13. A low quiescent power class AB current mirror circuit comprising:
a first transistor having a base; a second transistor having a base, said first and second transistors having their bases connected together; a sixth and fifth transistor and a second current source, the sixth transistor is a PNP transistor type and the fifth transistor is an NPN transistor type, each of said sixth and fifth transistors having a base, an emitter and a collector, and where:
the base of the sixth transistor is connected to the collector of the first transistor, the emitter of the sixth transistor is connected to the base of a third transistor and the collector of the sixth transistor is connected to a negative power supply bus; the base of the fifth transistor is connected to the collector of the first transistor, the collector of the fifth transistor is connected to a first power supply bus and the emitter of the fifth transistor is connected to the base of a fourth transistor; a second current source supplies bias current to the circuit and connects to the base of the third transistor and to the emitter of the sixth transistor; a fourth and the third transistor, the fourth transistor is a PNP transistor type and the third transistor is an NPN transistor type, each of said fourth and third transistors having a base, an emitter and a collector, and where:
the base of the fourth transistor is connected to the emitter of the fifth transistor, the collector of the fourth transistor is connected to the negative power supply bus and the emitter of the fourth transistor is connected to the bases of the first transistor and the second transistor, and where the base of the third transistor is connected to the emitter of the sixth transistor, the collector of the third transistor is connected to the first power supply bus and the emitter of the third transistor is connected to the bases of the first transistor and the second transistor.
RELATED APPLICATIONS
[0001] This application is a continuation-in-part of application Ser. No. 10/008,025 filed on Nov. 8, 2001 which claims priority to Provisional Patent Application Serial No. 60/295,717 filed Jun. 4, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60295717 |
Jun 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10008025 |
Nov 2001 |
US |
Child |
10452306 |
Jun 2003 |
US |