Claims
- 1. A low subthreshold leakage current heterostructure field effect transistor comprising:
- a substrate structure including a supporting substrate of material in a III-V material system, a first buffer layer in the III-V material system positioned on the supporting substrate, a first diffusion barrier layer in the III-V material system positioned on the first buffer layer, a low temperature grown layer of material in the III-V material system positioned on the first diffusion barrier layer, a second diffusion barrier layer in the III-V material system positioned on the low temperature grown layer of material, and a second buffer layer in the III-V material system positioned on the second diffusion barrier layer; and
- a heterostructure field effect transistor formed on the second buffer layer.
- 2. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 1 wherein the low temperature grown layer of material includes ions of a material that produce carrier trapping precipitates and mid-gap traps.
- 3. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 1 wherein the supporting substrate includes GaAs with an ozone pre-cleaned surface.
- 4. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 3 wherein the low temperature grown layer of material includes GaAs and the first and second diffusion barrier layers include AlGaAs.
- 5. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 4 wherein the low temperature grown layer of material includes excess arsenic such that a lattice mismatch of the low temperature GaAs prior to any annealing with respect to the supporting substrate is about 1200 ppm.
- 6. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 4 wherein the low temperature grown layer of material has a thickness in a range of 1000 .ANG. to 6000 .ANG..
- 7. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 4 wherein the low temperature grown layer of material has a resistivity in excess of 10.sup.7 ohms per square.
- 8. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 4 wherein the low temperature grown layer of material includes GaAs grown at a temperature of approximately 200.degree. C.
- 9. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 4 wherein the low temperature grown layer of material includes Al.sub.x Ga.sub.1-x As with an Al composition up to 75%.
- 10. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 3 wherein the first and second diffusion barrier layers of material include Al.sub.0.75 Ga.sub.0.25 As grown at a temperature of approximately 600.degree. C.
- 11. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 3 wherein the buffer layer of material includes undoped GaAs.
- 12. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 11 wherein the buffer layer of material has a thickness in a range of 500 .ANG. to 1500 .ANG..
- 13. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 1 wherein the heterostructure field effect transistor includes a gate with a length less than 0.5 .mu.m.
- 14. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 1 wherein the heterostructure field effect transistor includes a p-channel field effect transistor.
- 15. A low subthreshold leakage current, p-channel heterostructure field effect transistor comprising:
- a substrate structure including
- a supporting substrate of material in a GaAs material system,
- a first GaAs buffer layer grown on the supporting substrate;
- a first barrier layer including Al.sub.0.75 Ga.sub.0.25 As grown at a temperature of approximately 600.degree. C. on the first buffer layer,
- a low temperature grown layer, including one of GaAs and AlGaAs, grown at 200.degree. C. on the first barrier layer,
- a second barrier layer including Al.sub.0.75 Ga.sub.0.25 As grown at a temperature of approximately 600.degree. C. on the low temperature grown layer, and
- a second GaAs buffer layer grown on the second barrier layer; and
- a p-channel heterostructure field effect transistor formed on the buffer layer.
- 16. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 15 wherein the low temperature grown layer of material has a thickness in a range of 1000 .ANG. to 6000 .ANG..
- 17. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 15 wherein the low temperature grown layer of material has a resistivity in excess of 10.sup.7 ohms per square.
- 18. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 15 wherein the first and second buffer layers of material each have a thickness in a range of 500 .ANG. to 1500 .ANG..
- 19. A low subthreshold leakage current heterostructure field effect transistor as claimed in claim 15 wherein the heterostructure field effect transistor includes a gate with a length less than 0.5 .mu.m.
Parent Case Info
This application is a cont-in-part of Ser. No. 08/636,050 filed on Apr. 22, 1996.
US Referenced Citations (7)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
636050 |
Apr 1996 |
|