Claims
- 1. A band gap circuit comprising:first and second vertical PNP transistors having respective collectors connected in common and respective bases connected in common; a resistor having first and second terminals, with the first terminal connected to an emitter of the first PNP transistor; current biasing circuitry coupled to the first and second bipolar PNP transistors so that the PNP transistors operate at different current densities, said current biasing circuitry including an error amplifier implemented using P and N type MOS transistors, including a pair of differentially-connected N type MOS transistors and having a first input connected to an emitter of the second PNP transistor and a second input connected to the second terminal of the resistor and an output connected to maintain a same voltage at the first and second error amplifier inputs, with the error amplifier having a minimum common mode input voltage; and voltage bias circuitry coupled to the first and second PNP transistors and configured to produce a base-collector bias voltage in the first and second PNP transistors, with the base-collector bias voltage being approximately equal to the minimum common mode input voltage less a base-emitter voltage of the second PNP transistor, with the voltage bias circuitry including a third PNP transistor connected to conduct a current equal to a current through each of the first and second PNP transistors.
- 2. The band gap circuit of claim 1 wherein the first bipolar transistor has an emitter area greater than an emitter area of the second bipolar transistor and wherein the current biasing circuitry causes current flow through the first and second bipolar transistors to be equal so that the first bipolar transistor operates at a current density less than a current density of the second bipolar transistor.
- 3. The band gap circuit of claim 1 wherein a base of the third PNP transistor is connected to the bases of the first and second PNP transistors.
- 4. The band gap circuit of claim 3 wherein the voltage bias circuitry further includes an MOS transistor having a gate connected to an emitter of the third PNP transistor so that the base-collector bias voltage applied to the first and second PNP transistor is equal to a combination of a gate-source voltage of the MOS transistor and a base-emitter voltage of the third PNP transistor.
- 5. A band gap circuit comprising:first and second PNP transistors having bases connected together and collectors connected together; current biasing circuitry coupled to the first and second PNP transistors so that the second PNP transistor operates at a current density greater than the first PNP transistor, wherein the current biasing circuitry includes an error amplifier having first and second N type MOS transistors connected as a differential pair, with an output of the error amplifier controlling current flow through the first and second PNP transistors and wherein the error amplifier has a minimum common mode input voltage; a first resistor connected in series with the emitter of the first PNP transistor so that a difference in a base-emitter voltage of the first and second PNP transistors is developed across the first resistor, output circuitry for combining a base-emitter voltage of a third PNP transistor with a voltage having a temperature coefficient related to the difference in a base-emitter voltage so as to produce a reference output voltage; and voltage bias circuitry coupled to the bases of the first and second PNP transistors to create a base-collector bias voltage on the first and second PNP transistors, with the base-collector bias voltage being approximately equal to the minimum common mode input voltage less the base-emitter voltage of the second PNP transistor.
- 6. The band gap circuit of claim 5 wherein second PNP transistor has an emitter area larger than an emitter area of the first PNP transistor and wherein current flow through the first and second PNP transistors is approximately equal.
- 7. The band gap circuit of claim 6 wherein the voltage bias circuitry further includes a second resistor coupled between the bases and the collectors of the first and second PNP transistors and wherein the current bias circuitry provides a bias current to the second resistor to produce the base-collector bias voltage.
- 8. The band gap circuit of claim 7 wherein the current bias circuitry causes current flow through the second resistor to be equal to the current flow through the first and second PNP transistors.
- 9. The band gap circuit of claim 5 wherein the voltage bias circuitry includes a third MOS transistor having a gate-source voltage that is used to produce the base-collector bias voltage.
- 10. The band gap circuit of claim 9 wherein the current biasing circuitry is further configured to provide a bias current to the third MOS transistor which is equal to the current flow through the first and second PNP transistors.
- 11. The band gap circuit of claim 10 wherein the voltage bias circuitry further including a fourth PNP transistor that produces a base-emitter voltage which is combined with the gate-source voltage of the third MOS transistor to produce the base-collector bias voltage.
- 12. The band gap circuit of claim 11 wherein the current bias circuitry biases the fourth PNP transistor such that current flow through the fourth PNP transistor is equal to current flow through the first and second PNP transistors.
- 13. The band gap circuit of claim 10 wherein the voltage bias circuitry further includes a second error amplifier having a first input coupled to a gate of the third MOS transistor, a second input coupled to an emitter of one of the first and second PNP transistors and an output connected to the bases of the first and second PNP transistors.
- 14. A method of producing a reference voltage comprising:providing first and second vertical PNP transistors having common bases and common collectors, with the common collectors connected to a circuit common; operating the first and second PNP transistors at different current densities; applying a bias voltage across a base and collector of the first and second PNP transistors on the order of 500 millivolts; producing a current related to a difference in base-emitter voltages of the first and second PNP transistors; and combining the current related to a difference in base-emitter voltages with voltage having a negative temperature coefficient so as to produce an output reference voltage.
- 15. The method of claim 14 further including producing the bias voltage by combining a gate-source voltage of an MOS transistor and a base-emitter voltage of a bipolar transistor.
- 16. A band gap circuit comprising:first and second vertical PNP transistors having respective collectors connected in common and respective bases connected in common; a resistor having first and second terminals, with the first terminal connected to an emitter of the first PNP transistor; current biasing circuitry configured to cause the first and second PNP transistors to operate at different current densities, said current biasing circuitry including an error amplifier implemented using P and N type MOS transistors, including a pair of differentially-connected N type MOS transistors, and having a first input connected to an emitter of the second PNP transistor and a second input connected to the second terminal of the resistor and an output connected to maintain a same voltage at the first and second error amplifier inputs, with the error amplifier having a minimum common mode input voltage; and voltage bias circuitry configured to produce a base-collector bias voltage in the first and second PNP transistors, with the base-collector bias voltage being approximately equal to the minimum common mode input voltage less a base-emitter voltage of the second PNP transistor, with the voltage bias circuitry including an MOS transistor and a second error amplifier, with a first input of the second error amplifier connected to a gate of the MOS transistor of the voltage bias circuitry and second input is coupled to an emitter of one of the first and second PNP transistors and an output of the second error amplifier is connected to the bases of the first and second PNP transistors.
- 17. A method of producing a reference voltage comprising:providing first and second PNP transistors having common bases and common collectors, with the common collectors connected to a circuit common; operating the first and second PNP transistors at different current densities; producing a current related to a difference in base-emitter voltages of the first and second PNP transistors; combining the current related to a difference in base-emitter voltages with a voltage having a negative temperature coefficient so as to produce an output reference voltage; providing an error amplifier connected to control current flow through the first and second PNP transistors; and applying a bias voltage across a base and collector of the first and second PNP transistors, with the bias voltage being approximately equal to a minimum common mode input voltage of the error amplifier less the base-emitter voltage of a PNP transistor.
- 18. The method of claim 17 wherein the applying includes the steps of producing a first voltage indicative of the minimum common mode input voltage and producing a second voltage related to a base-emitter voltage of a PNP transistor and subtracting the second voltage from the first voltage.
- 19. The method of claim 18 wherein the first voltage is produced from the gate-source voltage of an MOS transistor.
- 20. The method of claim 19 wherein the second voltage is produced from the base-emitter voltage of a third PNP transistor.
- 21. A band gap circuit comprising:first and second PNP transistors having bases connected together and collectors connected together; current biasing circuitry coupled to the first and second PNP transistors so that the second PNP transistor operates at a current density greater than the first transistor; a first resistor connected in series with the emitter of the first PNP transistor so that a difference in a base-emitter voltage of the first and second PNP transistors is developed across the first resistor: output circuitry for combining a base-emitter voltage of a third PNP transistor with a voltage having a temperature coefficient related to the difference in a base-emitter voltage so as to produce a reference output voltage; and voltage bias circuitry coupled to the bases of the first and second PNP transistors to create a base-collector bias voltage on the first and second PNP transistors, with the bias voltage having a magnitude on the order of 500 millivolts.
- 22. A band gap circuit comprising:first and second PNP transistors having bases connected together and collectors connected together; current biasing circuitry coupled to the first and second PNP transistors so that the second PNP transistor operates at a current density greater than the first PNP transistor; a first resistor connected in series with the emitter of the first PNP transistor so that a difference in a base-emitter voltage of the first and second PNP transistors is developed across the first resistor: output circuitry for combining a base-emitter voltage of a third PNP transistor with a voltage having a temperature coefficient related to the difference in a base-emitter voltage so as to produce a reference output voltage; and voltage bias circuitry coupled to the bases of the first and second PNP transistors to create a base-collector bias voltage on the first and second PNP transistors, with the bias voltage having a magnitude determined by the combination of a gate-source voltage of an MOS transistor and a base-emitter voltage of a bipolar transistor.
- 23. The band gap circuit of claim 22 wherein the voltage bias circuitry includes a fourth PNP transistor and an MOS transistor and wherein the bias voltage has a magnitude equal to a difference in magnitude of a gate-source voltage of the MOS transistor and a base-emitter voltage of the fourth PNP transistor.
- 24. The band gap circuit of claim 22 wherein the voltage bias circuitry includes an MOS transistor and an error amplifier having first and second amplifier inputs and an amplifier output, with the first amplifier output coupled to the bases of the first and second PNP transistors, the first input coupled to an emitter of a selected one of the first and second PNP transistors and the second input coupled to a gate of the MOS transistor.
CROSS REFERENCE TO RELATED APPLICATIONS
The present application claims the benefit of the provisional application filed on Feb. 28, 2000 having application Ser. No. 60/185,315 and entitled Low-Voltage Band Gap with Boosted Base PNP pursuant to 35 U.S.C.§119(e).
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
Banba et al.., “A CMOS Bandgap Reference Circuit with Sub-1-V Operation,” IEEE Journal of Solid-State Circuits vol. 34, No. 5 May 1999: 670-674. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/185315 |
Feb 2000 |
US |