Claims
- 1. A low-voltage differential dual receiver apparatus for receiving a value over a line of a bus not being terminated by a bias voltage, said dual receiver comprising:
a first input signal being received in said dual receiver; a second input signal being received in said dual receiver and being the complement of said first input signal, said first and second input signals being arranged to transmit said value over said bus line to said dual receiver; a high-speed differential receiver having said first and second input signals as inputs and arranged to produce said value as a high-speed output during a data phase of said bus, said high-speed differential receiver arranged to communicate with a symmetrical driver on said bus line; and a low-speed differential receiver having said first and second input signals as inputs and arranged to produce said value as a low-speed output during a protocol phase of said bus, said low-speed differential receiver including a voltage offset such that during said protocol phase said bus line enters a known state.
- 2. A low-voltage differential dual receiver apparatus as recited in claim 1 wherein said line of said bus is a data line, and wherein said high-speed differential receiver is arranged to receive a data value over said data line during said data phase, and wherein said low-speed differential receiver is arranged to receive a protocol value over said data line during said protocol phase.
- 3. A low-voltage differential dual receiver apparatus as recited in claim 2 wherein said bus is a Small Computer Systems Interface (SCSI) bus and wherein said first and second input signals are connected to a common mode reference voltage.
- 4. A low-voltage differential dual receiver apparatus as recited in claim 1 wherein said bus is a Small Computer Systems Interface (SCSI) bus and said first and second inputs are connected to a common mode reference voltage.
- 5. An integrated circuit including a low-voltage differential dual receiver apparatus as recited in claim 1 for each line of said bus, said integrated circuit further including a low-voltage differential symmetrical driver for each line of said bus.
- 6. A low-voltage differential dual receiver apparatus as recited in claim 1 wherein said low-speed differential receiver further includes:
a differential receiver circuit having a pair of differential transistors, a voltage source, and a reference generation circuit for producing a reference voltage, wherein said voltage offset is produced by applying said voltage source to a bulk of a first one of said transistors and by applying said reference voltage to a bulk of a second one of said transistors, said voltage source and said reference voltage having different values.
- 7. A low-voltage differential dual receiver apparatus as recited in claim 1 wherein said low-speed differential receiver further includes:
a differential receiver circuit having a pair of differential transistors, each of said transistors being implanted with a different implant dosage, whereby said voltage offset is produced between said pair of differential transistors.
- 8. A low-voltage differential dual receiver apparatus as recited in claim 1 wherein said low-speed differential receiver further includes:
a differential receiver circuit having a pair of differential transistors, a first one of said transistors being connected through a first resistor to a bias current and a second one of said transistors being connected through a second resistor to said bias current, said first and second resistors differing in value by a matching resistance, and a current matching circuit for producing said bias current, said bias current passing through a third resistor having a value equivalent to said matching resistance, whereby said voltage offset is produced by passing said bias current through said first and second resistors.
- 9. A low-voltage differential dual receiver apparatus as recited in claim 1 wherein said low-speed differential receiver further includes:
a differential receiver circuit having a pair of differential transistors, each of said transistors being of a different geometric size, a first replicated receiver circuit having a first known offset, a second replicated receiver circuit having a second known offset, and a bias current control circuit for receiving outputs from said first and second replicated receiver circuits and for adjusting a bias current in said differential receiver circuit, said voltage offset being produced by said bias current passing through said pair of differential transistors.
- 10. A bus interface integrated circuit for communicating values over a line of a bus, said bus line not being terminated by a bias voltage, said bus interface integrated circuit comprising:
a bus line arranged to transmit a first signal and to transmit a second signal that is the complement of said fist signal, said first and second signals being arranged to communicate values over said bus line; a low-voltage differential symmetrical driver connected to said bus line and arranged to transmit a first portion of said values over said bus line in a symmetrical fashion; a low-voltage differential dual receiver connected to said bus line and arranged to receive a second portion of said values over said bus line, said dual receiver including
a high-speed receiver having said first and second signals as inputs and arranged to produce said second portion of said values as high-speed outputs during a data phase of said bus, and a low-speed receiver having said first and second signals as inputs and arranged to produce said second portion of said values as low-speed outputs during a protocol phase of said bus, said low-speed receiver including a voltage offset such that during said protocol phase said bus line enters a known state.
- 11. A bus interface integrated circuit as recited in claim 10 wherein said line of said bus is a data line, and wherein said high-speed receiver is arranged to receive a data value over said data line during said data phase, and wherein said low-speed receiver is arranged to receive a protocol value over said data line during said protocol phase.
- 12. A bus interface integrated circuit as recited in claim 11 wherein said bus is a Small Computer Systems Interface (SCSI) bus.
- 13. A bus interface integrated circuit as recited in claim 10 further comprising:
a plurality of bus lines, wherein all bus lines of said bus are included in said plurality of bus lines; a low-voltage differential symmetrical driver as recited in claim 10 for each of said plurality of bus lines; and a low-voltage differential dual receiver as recited in claim 10 for each of said plurality of bus lines.
- 14. A low-voltage differential receiver apparatus having a built-in voltage offset and for receiving a protocol value over a line of a bus during a protocol phase, said bus line not being terminated by a bias voltage, said receiver apparatus comprising:
a differential receiver circuit having a pair of differential transistors and arranged to receive a first input signal at a gate of a first one of said transistors and a second input signal at a gate of a second one of said transistors, said second input signal being the complement of said first input signal, said first and second input signals being arranged to transmit said protocol value over said bus line to said receiver apparatus during said protocol phase; a voltage source applied to a bulk of a first one of said transistors; a reference generation circuit for producing a reference voltage that is applied to a bulk of said second transistor, said voltage source and said reference voltage having different values, whereby said built-in voltage offset is produced; and a protocol phase output connected to said differential receiver circuit and indicative of said protocol value during said protocol phase.
- 15. A low-voltage differential receiver apparatus as recited in claim 14 wherein said line of said bus is a data line., and wherein said receiver apparatus is arranged to receive said protocol value over said data line during said protocol phase.
- 16. A low-voltage differential receiver apparatus as recited in claim 14 wherein said bus is a Small Computer Systems Interface (SCSI) bus and said first and second input signals are connected to a common mode reference voltage.
- 17. An integrated circuit including a low-voltage differential receiver apparatus as recited in claim 14 for each line of said bus, said integrated circuit further including a low-voltage high-speed differential receiver and a low-voltage differential symmetrical driver for each line of said bus.
- 18. A low-voltage differential receiver apparatus having a built-in voltage offset and for receiving a protocol value over a line of a bus during a protocol phase, said bus line not being terminated by a bias voltage, said receiver comprising:
a first input for receiving a first input signal; a second input for receiving a second input signal, said second input signal being the complement of said first input signal, said first and second input signals being arranged to transmit said protocol value over said bus line to said receiver during said protocol phase; a first one of a pair of differential transistors arranged to receive said first input signal at a gate of said first transistor, said first transistor being connected to a current source and to a first load transistor, said first transistor being implanted with a first implant dosage to produce a first threshold voltage; a second one of said pair of differential transistors arranged to receive said second input signal at a gate of said second transistor, said second transistor being connected to said current source and to a second load transistor, said second transistor being implanted with a second implant dosage to produce a second threshold voltage that is different from said first threshold voltage, whereby said built-in offset voltage is produced by said difference in said first and second threshold voltages; and a protocol phase output connected between said first differential transistor and said first load transistor and indicative of said protocol value during said protocol phase.
- 19. A low-voltage differential receiver apparatus as recited in claim 18 wherein said line of said bus is a data line, and wherein said receiver apparatus is arranged to receive said protocol value over said data line during said protocol phase.
- 20. A low-voltage differential receiver apparatus as recited in claim 18 wherein said bus is a Small Computer Systems Interface (SCSI) bus and said first and second input signals are connected to a common mode reference voltage.
- 21. An integrated circuit including a low-voltage differential receiver apparatus as recited in claim 18 for each line of said bus, said integrated circuit further including a low-voltage high-speed differential receiver and a low-voltage differential symmetrical driver for each line of said bus.
- 22. A low-voltage differential receiver apparatus having a built-in voltage offset and for receiving a protocol value over a line of a bus during a protocol phase, said bus line not being terminated by a bias voltage, said receiver comprising:
a first input for receiving a first input signal; a second input for receiving a second input signal, said second input signal being the complement of said first input signal, said first and second input signals being arranged to transmit said protocol value over said bus line to said receiver during said protocol phase; a differential receiver circuit arranged to receive said first and second input signals and having a pair of differential transistors, said differential receiver circuit further including a first resistor having a first value connected between a current source and a first one of said pair of transistors and a second resistor having a second value connected between said current source and a second one of said pair of transistors, the resistance difference between said first value and said second value being a known predetermined value, such that said resistance difference produces said built-in voltage offset; a protocol phase output connected to said differential receiver circuit and indicative of said protocol value during said protocol phase; and a current matching circuit including a third resistor having a third value and having a known voltage drop over said third resistor, said known voltage drop having a known predetermined ratio to said built-in voltage offset, said third value having a known predetermined ratio to said resistance difference, said current matching circuit producing a matching current through said third resistor that also passes through each of said first and second resistors whereby said built-in voltage offset may be predetermined.
- 23. A low-voltage differential receiver apparatus as recited in claim 22 wherein said line of said bus is a data line, and wherein said receiver apparatus is arranged to receive said protocol value over said data line during said protocol phase.
- 24. A low-voltage differential receiver apparatus as recited in claim 22 wherein said bus is a Small Computer Systems Interface (SCSI) bus and said first and second input signals are connected to a common mode reference voltage.
- 25. An integrated circuit including a low-voltage differential receiver apparatus as recited in claim 22 for each line of said bus, said integrated circuit further including a low-voltage high-speed differential receiver and a low-voltage differential symmetrical driver for each line of said bus.
- 26. A low-voltage differential receiver apparatus having a built-in voltage offset and for receiving a protocol value over a line of a bus during a protocol phase, said bus not being terminated by a bias voltage, said receiver comprising:
a differential receiver circuit arranged to receive first and second input signals and to produce a protocol phase output indicative of said protocol value during said protocol phase, said receiver circuit having first and second differential transistors each having a different geometric size, said different geometric sizes producing said built-in voltage offset, said second input signal being the complement of said first input signal and said first and second input signals being arranged to transmit said protocol value over said bus line to said receiver during said protocol phase: a first replicated receiver having third and fourth differential transistors having same geometric sizes as said first and second differential transistors, said first replicated receiver arranged to produce a first control signal when said built-in offset is below a first voltage; a second replicated receiver having fifth and sixth differential transistors having same geometric sizes as said first and second differential transistors, said second replicated receiver arranged to produce a second control signal when said built-in offset is above a second voltage; and a current bias control circuit arranged to receive said first and second control signals and to increase a bias current to said differential receiver circuit when said first control signal is asserted and to decrease said bias current to said differential receiver circuit when said second control signal is asserted, whereby said bias current in said differential receiver circuit is adjusted to produce a desired value for said built-in offset voltage.
- 27. A low-voltage differential receiver apparatus as recited in claim 26 wherein said line of said bus is a data line, and wherein said receiver apparatus is arranged to receive said protocol value over said data line during said protocol phase.
- 28. A low-voltage differential receiver apparatus as recited in claim 26 wherein said bus is a Small Computer Systems Interface (SCSI) bus and said first and second input signals are connected to a common mode reference voltage.
- 29. An integrated circuit including a low-voltage differential receiver apparatus as recited in claim 26 for each line of said bus, said integrated circuit further including a low-voltage high-speed differential receiver and a low-voltage differential symmetrical driver for each line of said bus.
Parent Case Info
[0001] This application claims priority of provisional application No. 60/044,713, filed Apr, 18, 1997, of the same title and inventor, and is related to U.S. patent application Ser. No. ______ (Attorney Docket No. ADAPP013), filed on the same date herewith, entitled “Low Voltage Differential Driver with Multiple Drive Strengths”, which is hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60044713 |
Apr 1997 |
US |
Divisions (2)
|
Number |
Date |
Country |
Parent |
09479464 |
Jan 2000 |
US |
Child |
09965210 |
Sep 2001 |
US |
Parent |
08944903 |
Oct 1997 |
US |
Child |
09479464 |
Jan 2000 |
US |