Low voltage differential voltage-controlled ring oscillator

Information

  • Patent Grant
  • 6396357
  • Patent Number
    6,396,357
  • Date Filed
    Monday, May 1, 2000
    24 years ago
  • Date Issued
    Tuesday, May 28, 2002
    22 years ago
Abstract
A ring oscillator including a voltage-to-current converter for producing at least one control current from at least one control voltage and, a plurality of delay cells coupled to the converter, wherein at least one output of the one of the delay cells is coupled to the input of another of the delay cells, wherein the voltage-to-current converter produces a substantially linear output when the at least one control voltage is varied between zero volts and a rail supply voltage. Since the ring oscillator operates from a low voltage source, it can be used in applications where power supply (e.g., battery size) is small (e.g., pagers, cellular phone applications).
Description




FIELD OF THE INVENTION




The present invention relates to oscillators, and in particular, to voltage-controlled ring oscillators.




DESCRIPTION OF THE RELATED ART




The voltage-controlled oscillator (VCO) is an important building block in PLLs, clock recovery circuits, and frequency synthesizers. High frequency and radio frequency (RF) voltage-controlled oscillators can be implemented monolithically as LC oscillators, as relaxation oscillators and ring oscillators. Although ring oscillators tend to have poor phase noise characteristics compared to high Q LC oscillators, they have the advantage of a wider range of oscillation, and ease of monolithic integration which results in small semiconductor die size. Ring oscillators are particularly attractive for quadrature clocks and multiphase clock signal generation required for conventional clock recovery circuits and high-speed sampling systems.




Ring oscillators are frequently used in the prior art to generate high frequency clock signals. As referred to above, ring oscillators may be controlled by a voltage or current source to generate a variable frequency signal. Most conventional voltage or current-controlled ring oscillators are nonlinear in frequency. In particular, as the input control voltage or current signal to these ring oscillators varies, the oscillation frequency of the circuit does not respond linearly.




Briefly, a ring oscillator consists of multiple stages of amplification and delay that are connected in tandem, with the last stage coupled back to the first stage in the form of a ring around which the signals propagate. Each stage of the ring oscillator provides a phase shift. In particular, each half period the signal will propagate around the delay cell ring with an inversion. Ring oscillators can be implemented using differential pair or current-starved single-ended inverter structures. However, while differential pair structures reject power supply noise well, the frequency range and voltage swing may not be sufficient for some applications (particularly low voltage applications). Current-starved single-ended inverter structures are also sensitive to power supply noise. Although a voltage regulator can be utilized to reduce the effect of power supply noise, it is typically undesirable to use a regulator in low voltage applications.




It has been recognized in the prior art that it is beneficial to use differential amplifiers for each of the stages of the ring oscillator in order to cause the oscillator to be more immune to the influence of spurious noises in the form of voltage and current spikes that might be coupled to both sides of the differential circuit. Such a spurious noise from the power supply, for example, would be coupled to both sides of the differential amplifier, and it would therefore affect both of the sides of the differential stages substantially equally. Consequently, the effect of such spurious noise is minimized on the output of the oscillator, which can be taken as the difference of the outputs of any one of the stages.




Two problems associated with using differential amplifiers in a ring oscillators are differential mode lockup and common mode lockup. Differential mode lockup refers to the phenomenon that occurs where each stage (differential amplifier) of the ring oscillator would end up with its output at either the opposite voltage limits or at the same voltage limit as the other stages. However, differential mode lockup typically only occurs in a ring oscillator with an even number of stages (e.g., 2, 4, 6, etc.). For example, in a simple two stage ring oscillator, differential lockup could occur with the first output of stage one and the second output of stage two sitting at one voltage limit while the second output of stage one and the first output of stage two are sitting at the opposite voltage limit. Common mode lockup could occur with the first and second outputs of stage one sitting near one voltage limit while the first and second outputs of stage two are sitting near the opposite voltage limit.




Differential mode lockup can be prevented in a ring oscillator using an even number of stages by crossing the connections made between the outputs and the inputs for one pair (or an odd number of pairs) of connections in the ring oscillator. As a result, an additional phase inversion is provided in the differential signal path, and lockup of the oscillator on a differential basis is prevented.




Voltage-controlled ring oscillators (VCROs) are well known and are used for various purposes in the art. Although there are many different types of voltage-controlled ring oscillators are known in the prior art, most operate at relatively high input voltages (e.g., 3-10 Volts). In some applications (e.g., pagers, cellular phones), it may be necessary to operate a VCRO from a low voltage source (e.g., 1-2 Volts) to reduce the power consumption.




Low power is a key requirement in PLLs which use batteries as a power supply, since battery lifetime can affect talk time in portable wireless communication (e.g., cellular) devices. As stated above, conventional differential pair and current-starved single-ended inverter structures are not well suited for low voltage applications.




Therefore, there is currently a need for a voltage-controlled ring oscillator structure which operates from a relatively low voltage source.




SUMMARY OF THE INVENTION




The present invention is a ring oscillator including a voltage-to-current converter for producing at least one control current from at least one control voltage and, a plurality of delay cells coupled to the converter, wherein at least one output of the one of the delay cells is coupled to the input of another of the delay cells, wherein the voltage-to-current converter produces a substantially linear output when the at least one control voltage is varied between zero volts and a rail supply voltage.




The above and other advantages and features of the present invention will be better understood from the following detailed description of the preferred embodiments of the invention which is provided in connection with the accompanying drawings.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a voltage-controlled ring oscillator according to a first exemplary embodiment of the present invention.





FIG. 2

shows the structure of the voltage-controlled oscillator of

FIG. 1

in detail.





FIG. 3

is a voltage-controlled ring oscillator according to a second exemplary embodiment of the present invention.





FIG. 4

shows the structure of the voltage-controlled oscillator of

FIG. 3

in detail.











DETAILED DESCRIPTION




Referring to

FIG. 1

, there is shown a voltage-controlled ring oscillator (VCRO)


100


according to a first exemplary embodiment of the present invention. The VCRO


100


includes a voltage-to-current converter


110


which converts a control voltage V


cont


into a control current I


cont


, and thereafter to a bias voltage V


bias


. In the present invention, the control voltage V


cont


is preferably within a range from zero (0) to a rail supply voltage V


dd


(e.g., 2 volts), to allow low voltage operation of the VCRO


100


, but it should be noted that the control voltage may be in any suitable range. The voltage-to-current converter


110


includes a input terminal


111


(for accepting the control voltage V


cont


), and two output terminals


112


,


113


(for providing a bias voltage V


bias


on lines bias


1


and bias


2


). The VCRO


100


also includes a ring of delay cells


120


-


140


. Although only three delays cells


120


-


140


are shown in

FIG. 1

, those of ordinary skill in the art will recognize that any number of delay cells (e.g., 3, 4, 5, etc.) may be utilized with the present invention.




A first set of inputs


121


,


122


of the first delay cell


120


are coupled to the outputs


112


,


113


of the voltage-to-current converter


110


. Additionally, a first set of inputs


131


,


132


for the second delay cell


130


and a first set of inputs


141


,


142


for the third delay cell


140


are also coupled to the outputs


112


,


113


of the voltage-to-current converter


110


. As will be understood, the outputs


112


,


113


provide a bias voltage V


bias


(generated from the control current I


cont


) to all the delay cells


120


-


140


.




The first delay cell


120


also includes a second set of inputs


123


,


124


(labeled in− and in+, respectively) which are coupled to outputs


145


,


146


of the third (last) delay cell


140


. A first set of outputs


125


,


126


of the first delay cell


120


are coupled to second inputs


133


,


134


of the second delay cell


130


. A first set of outputs


135


,


136


of the second delay cell


130


are coupled to second inputs


143


,


144


of the third delay cell


140


. As stated above, the first set of outputs


145


,


146


of the third delay cell


140


are coupled to the second set of inputs


123


,


124


of the first delay cell


120


to form a ring. As can be seen from the above, any suitable number of delay cells can be coupled to one another to form a ring, so long as the outputs of the last delay cell are coupled to the inputs of the first delay cell. Further, if an even number of delay cells (e.g., 4) are utilized, the inversion required around the ring can be achieved by simply interchanging the outputs (out+, out−) of the last delay cell (e.g., delay cell


140


) before feeding them back to the inputs (in+, in−) of the first delay cell (e.g., delay cell


120


).




The operation of the VCRO


100


is as follows. As the control voltage V


cont


is varied, the control current I


cont


(and a bias voltage V


bias


provided on lines bias


1


and bias


2


) supplied to the ring of delay cells


120


-


140


is altered, thereby altering the frequency of the signal presented at the outputs (e.g.,


125


,


126


,


135


,


136


,


145


,


146


) of each of the delay cells


120


-


140


. Typically, an oscillating output signal will be taken from the outputs (e.g.,


145


,


146


) of last delay cell in the ring (e.g. cell


140


). However, it also often desirable to utilize all the outputs of the delay cells


120


-


140


.





FIG. 2

shows the details of the voltage-to-current converter


110


and the delay cells


120


-


140


shown in FIG.


1


. As can be seen, the control voltage V


cont


is coupled to a first voltage-to-current converting stage


115


(labeled V-I converter


1


), which is in turn coupled to a second voltage-to-current converting stage


116


(labeled V-I converter


2


). An output stage


117


couples the first and second voltage-to-current converting stages


115


and


116


to the lines bias


1


and bias


2


, and thereby produces a bias voltage V


bias


from the control current I


cont


. As explained below, the output stage


117


combines the currents generated in the first and second stages


115


,


116


to generate the control current I


cont


which is used to create the bias voltage V


bias


on lines bias


1


and bias


2


.




The first voltage-to-current converting stage


115


includes a first p-channel Metal-Oxide Semiconductor Field Effect Transistor (MOSFET) M


11


which has a gate coupled to the control voltage V


cont


. A source of MOSFET M


11


is coupled to a current source CS


1


, and a drain of the MOSFET M


11


is coupled to ground. The current source CS


1


is coupled to a rail supply voltage V


dd


which supplies the current source and the various transistors. In the preferred embodiment, the rail supply voltage V


dd


is in a range from 0.01 to 2 volts (for low voltage operation of the VCRO


100


), but it should be noted that the supply voltage may be within any suitable range. Also coupled to the source of the MOSFET M


11


is a first n-channel MOSFET M


12


which has a source coupled to ground through a first resistor R


2


. A drain of the MOSFET M


12


is coupled to a drain of a second a p-channel MOSFET M


21


and to a junction which feeds a gate of MOSFET M


21


and a gate of a third p-channel MOSFET M


22


. The sources of the MOSFETs M


21


and M


22


are coupled to the supply voltage V


dd


.




The second voltage-to-current converting stage


116


includes a second n-channel MOSFET M


10


which has a gate coupled to the control voltage V


cont


. A source of MOSFET M


10


is coupled to ground through a second resistor R


1


. A drain of the MOSFET M


10


is coupled to a drain of a fourth p-channel MOSFET M


23


, and to a junction which feeds a gate of MOSFET M


23


and a gate of a fifth p-channel MOSFET M


24


. As with the MOSFETs M


21


and M


22


, the sources of the MOSFETs M


23


and M


24


are coupled to the supply voltage V


dd


.




The drain of MOSFET M


22


from the first stage


115


is coupled to the drain of MOSFET M


24


as well as a drain of a third n-channel MOSFET M


13


and a junction which feeds the gates of MOSFET M


13


and a fourth n-channel MOSFET M


14


, which is part of an output stage


117


of the voltage-to-current converter


110


, explained below.




As stated above, the voltage-to-current converter


110


also includes an output stage


117


which is coupled to the first and second voltage-to-current converting stages


115


,


116


. Also as stated above, the output stage


117


includes a fourth n-channel MOSFET M


14


which is coupled to the first and second stages


115


,


116


. The output stage


117


also includes a fifth n-channel MOSFET M


15


with a gate coupled to the gate of MOSFET M


13


. A source of the MOSFET M


15


is coupled to ground, and a drain of MOSFET M


15


is coupled to a drain of a sixth p-channel MOSFET M


16


and to a gate of a seventh p-channel MOSFET M


17


. The drain of MOSFET M


14


is coupled to a drain of a eighth p-channel MOSFET M


18


, as well as a junction which feeds the gates of MOSFET M


18


and M


16


. The sources of the MOSFETs M


17


and M


18


are coupled to the supply voltage V


dd


.




Each delay cell


120


-


140


has a structure as shown on the right-hand side of FIG.


2


. The first set of input terminals (


121


,


122


;


131


,


132


;


141


,


142


) for each delay cell are coupled to the gates of first through fourth p-channel MOSFETs M


1


-M


4


as shown. The sources of the MOSFETs M


1


, M


3


are coupled to the supply voltage V


dd


, and the sources of the MOSFETs M


2


, M


4


are in turn coupled to the drains of the MOSFETs M


1


, M


3


. The drains of the MOSFETs are coupled to the first set of output terminals (


125


,


126


;


135


,


136


;


145


,


146


; labeled out+ and out−), as well as to the drains of n-channel MOSFETs M


5


and M


7


, and the gates of n-channel MOSFETs M


6


and M


8


. Additionally, diodes D


1


and D


2


are coupled across the drain and source terminals of the MOSFETs M


5


-M


8


. The gates of the MOSFETs M


6


and M


8


are coupled to the second set of input terminals (


123


,


124


;


133


,


134


;


143


,


143


; labeled in− and in+).




The operation of the delay cells


120


-


140


is as follows. When a voltage (V


in−


) applied to the input terminals


123


,


133


,


143


of the delay cells


120


-


140


is high, and a voltage (V


in+


) applied to the input terminals


124


,


134


,


144


of the delay cells is low, MOSFET M


5


turns “on”, sinking a left side portion of the biasing current I


cont


to ground. At the same time, MOSFET M


7


turns “off”, and a right side portion biasing current I


cont


is directed through diode D


2


. The resistance of MOSFET M


5


defines a low level V


1


of the output voltage, and the resistance of the diode D


2


defines a high level V


2


of the output voltage. Thus, the differential output voltage (V


out−


, V


out−


) has a voltage swing of V


2


−V


1


. Similarly, when V


in−


is low and V


in+


is high, MOSFET M


5


turns “off”, directing the left side biasing current I


cont


through diode D


1


, and the V


out−


voltage is at the (high) V


2


level. At the same time, MOSFET M


7


turns “on”, sinking the right side biasing current I


cont


to ground, and the V


out+


voltage is at the low V


1


level.




In the VCRO


100


according to the exemplary embodiment of the present invention, a parasitic capacitance which exists at each output node is alternatively charged and discharged by the control current I


cont


. The oscillation period of the VCRO


100


is determined by the total delay around the ring of delay cells (e.g., 120-140). The nominal delay per stage (or cell) is determined by the following equation:








t




d


≈(


C*V




s


)/(


I




cont


),






where V


s


is the output voltage swing (V


2


−V


1


), and C is the total parasitic capacitance at the output of each delay cell.




From the above equation, the oscillation frequency (f) can be determined:








f


≈1/(2


*N*t




d


)=


I




cont


/(2


*N*C*V




s


),






where N is the number of delay stages (cells).




The above equation shows that the frequency of the VCRO


100


is in proportion to the control current I


cont


. Thus, when I


cont


is increased, oscillation frequency of the VCRO


100


increases, and when I


cont


is decreased, oscillation frequency of the VCRO decreases.




In the second voltage-to-current converter


116


, the voltage to current conversion is realized using the n-channel MOSFET M


10


connected in source-follower configuration, and applying the voltage across the resistor R


1


. The transconductance is linear and has a positive slope. Thus, the control current I


cont


is calculated using the following equations:














I
cont1

=






(


V
cont

-

V
th


)

/

(
R1
)



,











when






V
th


<

V
cont

<

V
dd


,












0
,












when






V
cont




V
th


,








[

Eq
.




1

]













where Vth is the threshold voltage of the MOSFET M


10


.




The above equation shows that the second voltage-to-current converter


116


has a first order linear control voltage range from approximately V


th


to V


dd


.




In the first voltage-to-current converter


115


, MOSFET M


11


functions as a level shifter. With the proper bias and transistor size selection for MOSFETs M


11


and M


12


, the gate-source voltage drop (V


gs


) for MOSFET M


11


equals the gate-source voltage drop for MOSFET M


12


, thus,














I
cont2

=






(

V
cont

)

/

(
R2
)



,










when





0

<

V
cont

<

(


V
dd

-

V
th


)













0
,











when






V
cont





V
dd

-

V
th










[

Eq
.




2

]













The above equation shows that the first voltage-to-current converter


115


has a first order linear control voltage range from approximately 0 to (V


dd


−V


th


). Combining the above equations, we have:















I
cont

=



I
cont1

+

I
cont2


=






(

V
cont

)

/

(
R
)




,










when





0

<

V
cont

<

V
th















(


2


V
cont


-

V
th


)

/

(
R
)


,











when






V
th




V
cont



(


V
dd

-

V
th


)















(


V
cont

-

V
th


)

/

(
R
)


,












when






(


V
dd

-

V
th


)


<

V
cont

<

V
dd


,












where





R

=

R1
=
R2






[

Eq
.




3

]













Thus, with the combination of the first and second voltage-to-current converters


115


,


116


, the voltage range is extended “rail-to-rail”, from 0 to V


dd


(i.e., the supply voltage). The ability of the VCRO


100


to swing from 0 volts to V


dd


is important in low power supply (V


cont


) applications, and large tuning range applications.




In order for the VCRO


100


to operate from a low supply voltage (V


dd


) and a low control voltage (V


cont


), only three MOSFETs (e.g., M


1


, M


2


, M


5


) are coupled serially between the power supply (V


dd


) and ground. MOSFETs M


5


and M


7


preferably comprise differential input transistors, and MOSFETs M


6


and M


8


preferably comprise cross-coupled transistors used to maintain differential output and increase the gain of the delay cell. Diodes D


1


and D


2


are clamping diodes used to limit the output voltage swing of the delay cell. The MOSFETs M


5


-M


8


can be implemented with gate-drain connected n-channel MOSFETs (or alternatively p-channel MOSFETs; see FIGS.


3


-


4


). The cascoded p-channel MOSFETs M


1


-M


4


are used as an active load. Other techniques for increasing the output impedance of the current sources known in the art may be employed.




Since the voltage swings in the VCRO


100


are not exactly “rail-to-rail” due to the clamping diodes D


1


, D


2


, the loads M


1


-M


4


are in a ‘saturated’ state at all times, thereby reducing the noise injected from V


dd


to the output due to high output impedance. Alternatively, the cascoded MOSFETs (e.g., M


1


and M


2


) can be replaced by a single MOSFET to simplify design, and to allow the VCRO


100


to operate at even lower power supply voltages (V


dd


), however, output impedance will be decreased. Another benefit of the present VCRO


100


is that any ground noise coupled from other circuitry will be rejected by the delay cell as common mode noise since both outputs (out+, out−) and inputs (in+, in−) are referred to the same ground.





FIGS. 3 and 4

show a voltage-controlled ring oscillator (VCRO)


200


according to a second exemplary embodiment of the present invention. VCRO


200


includes essentially the same components as VCRO


100


(where like reference numerals indicate like elements), except that all the p-channel MOSFETs in VCRO


100


are n-channel MOSFETS in VCRO


200


, and all the n-channel MOSFETs in VCRO


100


are p-channel MOSFETs in VCRO


200


. Additionally, the connections with respect to ground and Vdd are reversed in VCRO


200


with respect to VCRO


100


. The VCRO


200


provides essentially the same functionality as VCRO


100


, and therefore a detailed description is omitted here.




Thus, the present invention provides a voltage-controlled ring oscillator (VCRO) which operates from a low voltage power source (e.g., V


dd


≈1.5 Volts), but which also allows high speed operation (up to approximately 3 Gigahertz (GHz)). Further, the present invention allows “rail-to-rail” control of the input control voltage (V


cont


) and has low sensitivity to noise from the power supply.




Although the invention has been described in terms of exemplary embodiments, it is not limited thereto. Rather, the appended claims should be construed broadly, to include other variants and embodiments of the invention which may be made by those skilled in the art without departing from the scope and range of equivalents of the invention.



Claims
  • 1. A ring oscillator comprising:a voltage-to-current converter for producing at least one control current from at least one control voltage; and, a plurality of delay cells coupled to the converter, wherein at least one output of the one of the delay cells is coupled to the input of another of the delay cells, wherein the voltage-to-current converter produces a substantially linear output when the at least one control voltage is varied between zero volts and a rail supply voltage, wherein the voltage-to-current converter includes at least two stages, a first stage for producing a first component of the control current, and a second stage for producing a second component of the control current, wherein the first stage of the voltage-to-current converter comprises: a first transistor having a gate terminal coupled to the at least one control voltage; a second transistor having a gate terminal coupled to a source of the first transistor; a third transistor having a gate terminal and a drain terminal coupled to a drain of the second transistor; and, a fourth transistor having a gate terminal coupled to the drain of the second transistor.
  • 2. The ring oscillator of claim 1, wherein the at least one control voltage is in a range from zero volts to approximately 2 volts.
  • 3. The ring oscillator of claim 1, wherein the at least one control voltage is in a range from 0.01 volts to 1.5 volts.
  • 4. The ring oscillator of claim 1, wherein the first, second, third and fourth transistors comprise Metal-Oxide Semiconductor Field Effect Transistors.
  • 5. The ring oscillator of claim 1, wherein the rail supply voltage is in a range from zero to 2 volts.
  • 6. A ring oscillator comprising:a voltage-to-current converter for producing at least one control current from at least one control voltage; and, a plurality of delay cells coupled to the converter, wherein at least one output of the one of the delay cells is coupled to the input of another of the delay cells, wherein the voltage-to-current converter produces a substantially linear output when the at least one control voltage is varied between zero volts and a rail supply voltage, wherein the voltage-to-current converter includes at least two stages, a first stage for producing a first component of the control current, and a second stage for producing a second component of the control current, wherein the second stage of the voltage-to-current converter comprises: a first transistor having a gate terminal coupled to the at least one control voltage; a second transistor having a gate terminal coupled to a drain of the first transistor; and, a third transistor having a gate terminal coupled to a drain of the first transistor.
  • 7. The ring oscillator of claim 6, wherein the second stage of the voltage-to-current converter further comprises:a fourth transistor having a drain terminal coupled to a drain terminal of the third transistor.
  • 8. The ring oscillator of claim 7, wherein the first, second, third and fourth transistors comprise Metal-Oxide Semiconductor Field Effect Transistors.
  • 9. A ring oscillator comprising:a voltage-to-current converter for producing at least one control current from at least one control voltage; and, a plurality of delay cells coupled to the converter, wherein at least one output of the one of the delay cells is coupled to the input of another of the delay cells, wherein the voltage-to-current converter produces a substantially linear output when the at least one control voltage is varied between zero volts and a rail supply voltage, and wherein each of the plurality of delay cells comprise: at least four transistors having their gates coupled to a bias voltage generated from the control current; and, at least two differential input transistors; and, at least two cross-coupled transistors.
  • 10. The ring oscillator of claim 9, wherein each of the plurality of delay cells additionally comprise:at least two diodes for limiting voltage swing.
  • 11. The ring oscillator of claim 9, wherein the at least four transistors, the at least two differential input transistors and the at least two cross-coupled transistors comprise Metal-Oxide Semiconductor Field Effect Transistors.
  • 12. A ring oscillator comprising:a voltage-to-current converter for producing at least one control current from at least one control voltage; and, a plurality of delay cells coupled to the converter, wherein at least one output of the one of the delay cells is coupled to the input of another of the delay cells, wherein the voltage-to-current converter produces a substantially linear output when the at least one control voltage is varied between zero volts and a rail supply voltage, wherein each of the plurality of delay cells includes: at least one first input terminal; at least one second input terminal; and, at least one first output terminal, and wherein the at least one first input terminal, the at least one second input terminal and the at least one first output terminal each comprise a pair of terminals.
US Referenced Citations (7)
Number Name Date Kind
5142249 Hirotomi Aug 1992 A
5440277 Ewen et al. Aug 1995 A
5514989 Sato et al. May 1996 A
5710527 Yaguchi et al. Jan 1998 A
5831486 Wehbi Nov 1998 A
5952892 Sajada Sep 1999 A
6011443 Chen et al. Jan 2000 A
Non-Patent Literature Citations (5)
Entry
Patrik Larson, “A 2-1600-MHz CMOS Clock Recovery PLL with Low-Vdd Capability”, IEEE Journal of Solid-State Circuits, vol. 34, No. 12, Dec. 1999, pp. 1951-1960.
Lizhong Sun and Tad Kwasniewski, “A 1.25GHz 0.35μm Monolithic CMOS PLL Clock Generator for Data Communications”, IEEE 1998 Custom Integrated Circuits Conference, pp. 265-268.
J.G. Maneatis and M.A. Horowitz, “Precise Delay Generation Using Coupled Oscillators”, IEEE Journal of Solid-State Circuits, vol. 28, No. 12, Dec. 1993, pp. 1273-1282.
A.W. Buchwald, K.W. Martin, A.K. Oki and K.W.Kobayashi, A 6-Ghz Integrated Phase-Locked Loop Using A1GaAs/GaAs Heterojunction Bipolar Transistors, IEEE Journal of Solid-State Circuits, vol. 27, No. 12, Dec. 1992, pp. 1752-1762.
B. Kim, D.N. Helman and P.R. Gray, “A 30-MHz Hybrid Analog/Digital Clock Recovery Circuit in 2μm CMOS”, IEEE Journal of Solid-State Circuits, vol. 25, No. 6, Dec. 1990, pp. 1385-1394.