Patrik Larson, “A 2-1600-MHz CMOS Clock Recovery PLL with Low-Vdd Capability”, IEEE Journal of Solid-State Circuits, vol. 34, No. 12, Dec. 1999, pp. 1951-1960. |
Lizhong Sun and Tad Kwasniewski, “A 1.25GHz 0.35μm Monolithic CMOS PLL Clock Generator for Data Communications”, IEEE 1998 Custom Integrated Circuits Conference, pp. 265-268. |
J.G. Maneatis and M.A. Horowitz, “Precise Delay Generation Using Coupled Oscillators”, IEEE Journal of Solid-State Circuits, vol. 28, No. 12, Dec. 1993, pp. 1273-1282. |
A.W. Buchwald, K.W. Martin, A.K. Oki and K.W.Kobayashi, A 6-Ghz Integrated Phase-Locked Loop Using A1GaAs/GaAs Heterojunction Bipolar Transistors, IEEE Journal of Solid-State Circuits, vol. 27, No. 12, Dec. 1992, pp. 1752-1762. |
B. Kim, D.N. Helman and P.R. Gray, “A 30-MHz Hybrid Analog/Digital Clock Recovery Circuit in 2μm CMOS”, IEEE Journal of Solid-State Circuits, vol. 25, No. 6, Dec. 1990, pp. 1385-1394. |