Claims
- 1. A memory cell, comprising:a control input; a switch; and a voltage transfer structure including a linear capacitor that electrically couples the control input to the switch, wherein the linear capacitor has a capacitance substantially greater than a capacitance of the switch.
- 2. The memory cell as recited in claim 1 further comprising an erase input that is electrically connected to the switch.
- 3. The memory cell as recited in claim 1 wherein the voltage transfer structure further comprises a non-linear capacitor connected in series with the control input and the switch and in parallel with the linear capacitor.
- 4. The memory cell as recited in claim 3 wherein the non-linear capacitor forms a portion of the linear capacitor.
- 5. The memory cell as recited in claim 1 wherein the linear capacitor has a capacitance at least five times as great as the sum of a floating gate to source/drain area capacitance within the switch and floating gate to substrate capacitances.
- 6. The memory cell as recited in claim 5 wherein the linear capacitor has a first electrode and the linear capacitor includes source and drain regions, a gate dielectric located over the source and drain regions, and a serpentine second electrode located on the gate dielectric that overlaps the source and drain regions and the first electrode.
- 7. The memory cell as recited in claim 6 wherein the second electrode forms a floating gate for the memory cell.
- 8. The memory cell as recited in claim 1 further including a gate oxide having a thickness of about 10 nm.
- 9. An integrated circuit having a programable read-only-memory (PROM), comprising:transistors; memory cells with at least one of the memory cells including: a voltage transfer structure including a linear capacitor that electrically couples a control input to a switch, wherein the linear capacitor has a capacitance substantially greater than a capacitance of the switch; and interconnects that connect the transistors and the memory cells to form an operative integrated circuit.
- 10. The integrated circuit as recited in claim 9 further comprising an erase input that is connected to the switch.
- 11. The integrated circuit as recited in claim 9 wherein the voltage transfer structure further comprises a non-linear capacitor connected in series with the control input and the switch and in parallel with the linear capacitor.
- 12. The integrated circuit as recited in claim 11 wherein the non-linear capacitor forms a portion of the linear capacitor.
- 13. The integrated circuit as recited in claim 9 wherein the linear capacitor has a capacitance at least five times as great as the sum of a floating gate to source/drain area capacitance within the switch and floating gate to substrate capacitances.
- 14. The integrated circuit as recited in claim 13 wherein the linear capacitor has a first electrode and the linear capacitor includes source and drain regions, a gate dielectric located over the source and drain regions, and a serpentine second electrode located on the gate dielectric that overlaps the source and drain regions and the first electrode.
- 15. The integrated circuit cell as recited in claim 14 wherein the second electrode forms a floating gate for the memory cell.
- 16. The integrated circuit as recited in claim 9 further including a gate oxide having a thickness of about 10 NM.
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 09/567,521, filed on May 9, 2000 now U.S. Pat. No. 6,324,095, entitled “LOW VOLTAGE FLASH EEPROM MEMORY CELL WITH IMPROVED DATA RETENTION,” to Richard McPartland, et al., which is incorporated herein by reference.
US Referenced Citations (5)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/567521 |
May 2000 |
US |
Child |
09/957124 |
|
US |