Claims
- 1. A method for programming a memory cell, the memory cell comprising a well region in a semiconductor substrate, a first doped region and a second doped region formed in the well region, an oxide layer formed over a channel region in the well region between the first doped region and the second doped region, a polysilicon layer formed over the oxide layer, and a metal silicide layer formed over the polysilicon layer, the method comprising the step of heating the channel region to cause segregation of the dopant atoms in the channel region towards the first doped region and the second doped region.
- 2. The method of claim 1, wherein the step of heating the channel region comprises the step of applying a programming voltage across the metal silicide layer, the metal silicide layer being configured to agglomerate over the channel region when subjected to the programming voltage.
Parent Case Info
This application is a divisional of application Ser. No. 09/742,275 filed Dec. 19, 2000 now U.S. Pat. No. 6,496,416.
US Referenced Citations (9)
Foreign Referenced Citations (7)
Number |
Date |
Country |
360009160 |
Jan 1985 |
JP |
363079377 |
Apr 1988 |
JP |
406163906 |
Jun 1994 |
JP |
40623289 |
Aug 1994 |
JP |
406232389 |
Aug 1994 |
JP |
408264660 |
Oct 1996 |
JP |
2000077356 |
Mar 2000 |
JP |
Non-Patent Literature Citations (6)
Entry |
“Boron Diffusion and Penetration in Ultrathin Oxide with Poly-Si Gate”; Cao et al.; IEEE Electron Device Letters; vol. 19; No. 8; Aug. 1998; pp. 291-293. |
“Flat-band Voltage Shifts in P-MOS Devices Caused by Carrier Activation in P+−Polycrystalline Silicon and Boron Penetration”; Aoyama et al.; 1997 IEEE; pp. 26.1.1-26.1.4. |
“A PROM Element Based on Salicide Agglomeration of Poly Fuses in a CMOS Logic Process”; Alavi et al.; 1997 IEEE; pp. 34.3.1-34.3.4. |
“Effects of Thermal Processes After Silicidation on the Performance of TiSi2/Polysilicon Gate Device”; Jang et al.; IEEE Transactions on Electron Devices; vol. 46; No. 12; Dec. 1999; pp. 2353-2356. |
“Comparison of Transformation to Low-Resistivity Phase and Agglomeration of TiSi2 and CoSi2”; Lasky et al.; IEEE Transaction on Electron Devices; vol. 38; No. 2; Feb. 1991; pp. 262-269. |
“CoSi2 Integrated Fuses on Poly Silicon for Low Voltage 0.18 um CMOS Application”; Kalnitsky et al.; 1999 IEEE; 4 pages. |