Magnetic peak current mode control for radiation tolerant active driven synchronous power converters

Information

  • Patent Grant
  • 10425080
  • Patent Number
    10,425,080
  • Date Filed
    Tuesday, November 6, 2018
    6 years ago
  • Date Issued
    Tuesday, September 24, 2019
    5 years ago
Abstract
Systems and methods for providing peak current mode control (PCMC) for power converters using discrete analog components. A pair of complementary bipolar junction transistors may be used to set a maximum duty cycle for the power converter. PCMC may be achieved using a comparator that compares peak input current to an error feedback signal and terminates a pulse-width modulation (PWM) pulse when the peak input current exceeds the error feedback signal. A magnetic signal transformer may be used to establish a secondary side bias voltage supply, to return the error signal, and to drive an AC-coupled signal for a synchronous gate drive. A synchronous switch may be turned on when the main switch is turned off via an output winding of the flyback transformer and may be turned off by the trailing edge of a clock pulse from the magnetic signal transformer before the main switch is turned on.
Description
BACKGROUND
Technical Field

The present disclosure generally relates to controllers for power converters.


Description of the Related Art

DC/DC converters are a type of power supply which converts an input DC voltage to a different output DC voltage. Such converters typically include a transformer that is electrically coupled via a switching circuit between a voltage source and a load. Converters known as forward converters include at least one main switch connected between the voltage source and the primary winding of the transformer to provide forward power transfer to the secondary winding of the transformer when the switch is on and conducting. A metal oxide semiconductor field effect transistor (MOSFET) device is typically used for the one or more main switches.


Power converter designs are often constrained by various requirements, such as efficiency, input voltage range, output voltage, power density, and footprint area. These constraints require certain performance tradeoffs. For instance, achieving higher efficiencies may require a more narrow input voltage range. To further improve efficiencies, active-reset schemes and synchronous rectifications are often employed. These synchronous rectification schemes can either be active-control or self-driven.


Environments with high levels of ionizing radiation create special design challenges. A single charged particle can knock thousands of electrons loose, causing electronic noise and signal spikes. In the case of digital circuits, this can cause results which are inaccurate or unintelligible. This can be a particularly serious problem in the design of components for satellites, spacecraft, aircraft, power stations, etc.


BRIEF SUMMARY

A peak current mode control (PCMC) controller for a power converter, the power converter including a main transformer having a primary winding and a secondary winding, the primary winding electrically coupleable to an input voltage node and electrically coupled to a main switch, the secondary winding electrically coupleable to an output voltage node and electrically coupled to a synchronous rectifier switch, may be summarized as including a peak current detector circuit having a first input node operatively coupled to a current sensor circuit that, in operation, senses a current of the power converter, a second input node operatively coupled to an error control signal circuit, and an output node that provides a peak current detector output signal usable at least in part to control the operation of the main switch, in operation the peak current detector circuit compares a current sensor signal received from the current sensor circuit to an error control signal received from the error control signal circuit and, responsive to detecting that the current sensor signal exceeds the error control signal, changes the state of the peak current detector output signal; a magnetic isolator circuit including an isolation transformer including a primary winding and a secondary winding, the magnetic isolator circuit including a first input node operatively coupled to the error control signal circuit, a second input node operatively coupled to a clock circuit to receive a clock signal therefrom, a first output node electrically coupled to the second input node of the peak current detector circuit to provide the error control signal to the peak current detector circuit, and a second output node electrically coupled to the secondary winding of the isolation transformer; and a synchronous gate drive circuit including a first input node operatively coupled to the secondary winding of the main transformer, a second input node operatively coupled to the second output node of the magnetic isolator circuit, and an output node operatively coupled to control the operation of the synchronous rectifier switch.


The peak current detector circuit may include a comparator and the synchronous gate drive circuit may include a MOSFET driver. The magnetic isolator circuit may include circuitry that provides a voltage source for the secondary side circuit of the PCMC controller. The PCMC controller may further include a time delayed gate drive circuit including a first input node operatively coupled to the clock circuit to receive the clock signal therefrom, a second input node operatively coupled to the output node of the peak current detector circuit, and an output node operatively coupled to control the operation of the main switch based at least in part on the clock signal and the peak current detector output signal, in operation, the time delayed gate drive circuit may cause main switch to turn on only after the synchronous rectifier switch has turned off during a switching cycle. The time delayed gate drive circuit may include a resistor-capacitor (RC) circuit. The time delayed gate drive circuit may include a MOSFET gate driver. The PCMC controller may further include a preset maximum duty cycle circuit including an input node operatively coupled to the clock circuit to receive the clock signal therefrom, and an output node operatively coupled to the second input node of the time delayed gate drive circuit, in operation, the present maximum duty cycle may set a maximum duty cycle for the main switch of the power converter. The preset maximum duty cycle circuit may include first and second complementing bipolar junction transistors. The magnetic isolator circuit may include a magnetic isolator circuit switch operatively coupled to the primary winding of the isolation transformer, and wherein the second input node of the magnetic isolator circuit may be operatively coupled to control the operation of the synchronous rectifier switch. The synchronous gate drive circuit may be operative to cause the synchronous rectifier switch to turn on after the main switch turns off each cycle, and to cause the synchronous rectifier switch to turn off before the main switch turns on during a subsequent cycle. The PCMC controller may further include the current sensor circuit including a current transducer that, in operation, senses a current of the power converter. The current transducer may include a transformer or a resistor.


A power converter may be summarized as including a transformer having a primary winding and a secondary winding, the primary winding electrically coupleable to an input voltage node and the secondary winding electrically coupleable to an output voltage node; a primary circuit electrically coupled to the primary winding, the primary circuit including a main switch; a secondary circuit electrically coupled to the secondary winding, the primary circuit including a synchronous rectifier switch; and a peak current mode control (PCMC) controller, including: a peak current detector circuit having a first input node operatively coupled to a current sensor circuit that, in operation, senses a current of the power converter, a second input node operatively coupled to an error control signal circuit, and an output node that provides a peak current detector output signal usable at least in part to control the operation of the main switch, in operation the peak current detector circuit compares a current sensor signal received from the current sensor circuit to an error control signal received from the error control signal circuit and, responsive to detecting that the current sensor signal exceeds the error control signal, changes the state of the peak current detector output signal; a magnetic isolator circuit including an isolation transformer including a primary winding and a secondary winding, the magnetic isolator circuit including a first input node operatively coupled to the error control signal circuit, a second input node operatively coupled to a clock circuit to receive a clock signal therefrom, a first output node electrically coupled to the second input node of the peak current detector circuit to provide the error control signal to the peak current detector circuit, and a second output node electrically coupled to the secondary winding of the isolation transformer; and a synchronous gate drive circuit including a first input node operatively coupled to the secondary winding of the main transformer, a second input node operatively coupled to the second output node of the magnetic isolator circuit, and an output node operatively coupled to control the operation of the synchronous rectifier switch.


The peak current detector circuit may include a comparator and the synchronous gate drive circuit may include a MOSFET driver. The magnetic isolator circuit may include circuitry that provides a voltage source for the secondary side of the PCMC controller. The power converter may further include a time delayed gate drive circuit including a first input node operatively coupled to the clock circuit to receive the clock signal therefrom, a second input node operatively coupled to the output node of the peak current detector circuit, and an output node operatively coupled to control the operation of the main switch based at least in part on the clock signal and the peak current detector output signal, in operation, the time delayed gate drive circuit may cause main switch to turn on only after the synchronous rectifier switch has turned off during a switching cycle. The time delayed gate drive circuit may include a resistor-capacitor (RC) circuit. The power converter may further include a preset maximum duty cycle circuit may include an input node operatively coupled to the clock circuit to receive the clock signal therefrom, and an output node operatively coupled to the second input node of the time delayed gate drive circuit, in operation, the present maximum duty cycle may set a maximum duty cycle for the main switch of the power converter. The preset maximum duty cycle circuit may include first and second complementing bipolar junction transistors. The magnetic isolator circuit may include a magnetic isolator circuit switch operatively coupled to the primary winding of the isolation transformer, and wherein the second input node of the magnetic isolator circuit may be operatively coupled to control the operation of the synchronous rectifier switch. The synchronous gate drive circuit may be operative to cause the synchronous rectifier switch to turn on after the main switch turns off each cycle, and may cause the synchronous rectifier switch to turn off before the main switch turns on for a subsequent cycle. The power converter may further include the current sensor circuit including a current transducer that, in operation, senses a current of the power converter. The current transducer may include a transformer or a resistor.


A peak current mode control (PCMC) controller for a power converter, the power converter including a main transformer having a primary winding and a secondary winding, the primary winding electrically coupleable to an input voltage node and electrically coupled to a main switch, the secondary winding electrically coupleable to an output voltage node and electrically coupled to a synchronous rectifier switch may be summarized as including: a magnetic isolator circuit including an isolation transformer including a primary winding electrically coupled to a primary side circuit and a secondary winding electrically coupled to a secondary side circuit, the magnetic isolator circuit including circuitry that, in operation, provides a voltage supply to the secondary side circuit, provides an error control signal from the secondary side circuit to the primary side circuit, and provides an output signal usable by a synchronous gate drive circuit to control the operation of the synchronous rectifier switch.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS

In the drawings, identical reference numbers identify similar elements or acts. The sizes and relative positions of elements in the drawings are not necessarily drawn to scale. For example, the shapes of various elements and angles are not necessarily drawn to scale, and some of these elements may be arbitrarily enlarged and positioned to improve drawing legibility. Further, the particular shapes of the elements as drawn, are not necessarily intended to convey any information regarding the actual shape of the particular elements, and may have been solely selected for ease of recognition in the drawings.



FIGS. 1A-1B are a schematic circuit diagram for a power converter that includes a magnetic peak current control mode (PCMC) controller, according to one illustrated implementation.



FIG. 2 is a truth table for various MOSFET drivers (U2 and U3) of the PCMC controller of FIGS. 1A-1B, according to one non-limiting illustrated implementation.



FIG. 3 is a graph showing various waveforms of the power converter of FIGS. 1A-1B during a startup operation, according to one illustrated implementation.



FIG. 4 is a graph showing a zoomed in view of an error control signal, a peak current signal, a main switch gate signal, and a synchronous rectifier switch gate signal, for an input voltage of 16 volts, according to one non-limiting illustrated implementation.



FIG. 5 is a graph that shows a zoomed in view of the error control signal, the peak current signal, the main switch gate signal, and the synchronous rectifier switch gate signal, for an input voltage of 42 volts, according to one non-limiting illustrated implementation.



FIG. 6 is a graph that shows the main switch gate signal and the synchronous rectifier switch gate signal, according to one non-limiting illustrated implementation.



FIG. 7 is a graph that shows the main switch gate signal, a clock signal, a non-inverting input signal for a comparator of a time delayed gate drive circuit, and an inverting input signal for the time delayed gate drive circuit, for an input voltage of 28 V, according to one non-limiting illustrated implementation.



FIG. 8 is a graph that shows the error control signal, the peak current signal, the clock signal, and the output signal of a comparator of a peak current mode PWM terminator circuit, according to one non-limiting illustrated implementation.



FIG. 9 is a graph that shows the synchronous rectifier switch gate signal, the clock signal, an inverting input signal of a comparator of a synchronous gate drive circuit, and a non-inverting input signal of the comparator of the synchronous gate drive circuit, according to one non-limiting illustrated implementation.





DETAILED DESCRIPTION

In the following description, certain specific details are set forth in order to provide a thorough understanding of various disclosed implementations. However, one skilled in the relevant art will recognize that implementations may be practiced without one or more of these specific details, or with other methods, components, materials, etc. In other instances, well-known structures associated with computer systems, server computers, and/or communications networks have not been shown or described in detail to avoid unnecessarily obscuring descriptions of the implementations.


Unless the context requires otherwise, throughout the specification and claims that follow, the word “comprising” is synonymous with “including,” and is inclusive or open-ended (i.e., does not exclude additional, unrecited elements or method acts).


Reference throughout this specification to “one implementation” or “an implementation” means that a particular feature, structure or characteristic described in connection with the implementation is included in at least one implementation. Thus, the appearances of the phrases “in one implementation” or “in an implementation” in various places throughout this specification are not necessarily all referring to the same implementation. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more implementations.


As used in this specification and the appended claims, the singular forms “a,” “an,” and “the” include plural referents unless the context clearly dictates otherwise. It should also be noted that the term “or” is generally employed in its sense including “and/or” unless the context clearly dictates otherwise.


The headings and Abstract of the Disclosure provided herein are for convenience only and do not interpret the scope or meaning of the implementations.


One or more implementations of the present disclosure provide peak current mode control (PCMC) circuitry for power converters using discrete analog components. As discussed further below with reference to the figures, one or more implementations of the present disclosure provide radiation tolerant, high efficiency, ultra-wide input DC-DC converters for various applications (e.g., space applications). In at least some implementations, control circuitry enables an ultra-wide input range converter of at least a 6:1 input range ratio and provides an efficiency that is 90% or greater, for example. In at least some implementations, a pulse-width modulation (PWM) controller is provided that implements synchronous rectification timing control, via two magnetic components (e.g., flyback transformer, multifunctional isolator or isolation transformer), and analog latch peak current mode control using discrete analog components, which provides a synchronous flyback converter that has higher efficiency and a wider input voltage range.



FIGS. 1A-1B show a schematic diagram for a power converter 100 that utilizes a PCMC controller 102 according to an example implementation of the present disclosure. In the illustrated implementation, the power converter 100 is a synchronous flyback converter that utilizes synchronous rectification. However, it should be appreciated that the PCMC controller 102 may be used with other types of power converters as well. Generally, the power converter 100 includes the PCMC controller or control circuitry 102, a power train circuit 104, and an isolated secondary control or feedback circuit 106, also referred to herein as an error control signal circuit. Initially, a discussion of the overall operation of the power converter 100 is provided. Then, the PCMC controller 102 is described in further detail.


In switching power supply circuits employing synchronous rectifiers, the diodes are replaced by power transistors to obtain a lower on-state voltage drop. The synchronous rectifier generally uses n-channel MOSFETs rather than diodes to avoid the turn-on voltage drop of diodes which can be significant for low output voltage power supplies. The transistors are biased to conduct when a diode would have been conducting from anode to cathode, and conversely, are gated to block current when a diode would have been blocking from cathode to anode. Although MOSFETs usually serve this purpose, bipolar transistors and other active semiconductor switches may also be suitable.


In the example power converter 100 of FIGS. 1A-1B, a DC voltage input V1 that provides an input voltage VIN via an input inductor L1 is connected to a primary winding L2 of a transformer T1 by a primary or main switch M1. An input capacitor C2 is provided across the input voltage VIN and a reference node (e.g., ground). In the illustrated implementation, the switch M1 is an NMOS device. An internal primary side voltage source V2 is used to provide a voltage VCCP to various components of the primary side of the power converter 100.


A secondary winding L3 of the transformer T1 is connected to an output lead VOUT through a synchronous rectifier including a MOSFET rectifying device or switch M4. The rectifying device M4 includes a body diode. With the main power switch M1 conducting, the input voltage VIN is applied across the primary winding L2. The secondary winding L3 is oriented in polarity to respond to the primary voltage with a current flow IoutLOAD through a load RLOAD connected to the output lead VOUT, and back through the MOSFET rectifier device M4 to the secondary winding L3. An output filter capacitor C1 shunts the output of the converter 100.


Conductivity of the rectifier device M4 is controlled by gate drive logic which may be part of or may receive signals from the PCMC controller 102, discussed further below. As shown in FIGS. 1A and 1B, the PCMC controller 102 may include an output control node VGATE_MAIN which provides a PWM drive signal having a duty cycle D to the main switch M1, and a control signal VGATE_SYNC which provides a control signal to the synchronous rectifying device M4.


The isolated secondary control or feedback circuit 106 includes a current sensor circuit 108 that is operative to sense the load current IoutLOAD of the power converter 100. The secondary control circuit 106 additionally or alternatively includes a voltage sensor circuit 110 that is operative to sense the output voltage VOUT of the power converter 100. The current sensor circuit 108 and the voltage sensor circuit 110 may provide a feedback signal VFB (or error control signal) to the PCMC controller 102 via error amplifiers 112 and 114, respectively, as discussed further below. The current sensor circuit 108 and the voltage sensor circuit 110 may be any suitable circuits operative to sense current and voltage, respectively, and may include one or more transformers, one or more resistors, etc.


The PCMC controller 102 includes a time delayed gate drive circuit 116, a preset maximum duty cycle circuit 118, a peak current mode PWM terminator circuit 120 (also referred to herein as a peak current mode detector circuit), a multiple function magnetic isolator circuit 122, and a synchronous gate drive circuit 124. A discussion of each of the components is provided below.


The preset maximum duty cycle circuit 118 is operative to set the maximum allowed duty cycle for the controller 102. The present maximum duty cycle circuit 118 includes complementing bipolar junction transistors (BJTs) Q8 and Q9, resistors R24 and R25, and capacitors C16, C17 and C18. A fixed clock signal input CLOCK from a clock circuit (see FIG. 7) is complemented through the pair of BJTs Q8 and Q9, which sets the maximum duty cycle Dmax. In application, the fixed clock input signal CLOCK has a low duty cycle d (e.g., 20% duty cycle). The maximum allowable duty cycle Dmax for the power converter 100 at the respective collectors of the BJTs Q8 and Q9 is: Dmax=1−d. The duty cycle D of the main switch M1 is provided at the VGATE_MAIN signal output by the time delayed gate drive circuit 116.


The time delayed gate drive circuit 116 includes a main switch gate driver U2 having non-inverting input NINV1, an inverting input INV1, and an output VGATE_MAIN. The time delayed gate drive circuit 116 also includes a resistor R33 coupled to the clock signal CLOCK and the inverting input INV1 of the main switch gate driver U2, and a capacitor C25 coupled between the inverting input INV1 of the main switch gate driver U2 and ground. The resistor R33 and the capacitor C25 of time delayed gate driver circuit 116 comprise a resistor-capacitor (RC) circuit that adjusts the time delay of the clock signal CLOCK into the main switch gate driver U2. Adjusting the time delay changes the dead time between the main switch M1 and the synchronous rectifier switch M4 to prevent shoot through. This time delay is set so that the synchronous rectifier switch M4 is turned off before the main switch M1 is turned on. A truth table for the main switch driver U2 of the time delayed gate drive circuit 116 is shown in a table 200 of FIG. 2.


The peak current mode PWM terminator circuit 120 operates to adjust the duty cycle D of the gate driver U2. The peak current mode PWM terminator circuit 120 includes a peak current sensor circuit 121 (e.g., transformer, resistor) that provides a voltage signal V_IPEAK representative of the peak current Ipeak to a non-inverting input of a comparator U1. The peak current mode PWM terminator circuit 120 also includes a capacitor C7 and a Zener diode D9 coupled to an inverting input of the comparator U1. The output U1_OUT of the comparator U1 is coupled to a base of a BJT Q10. The collector of the BJT Q10 is coupled to ground, and the emitter of the BJT Q10 is coupled to the Dmax node, which is coupled to the non-inverting input NINV1 of the gate driver U2 of the time delayed gate drive circuit 116. The node at the inverting input of the comparator U1 is labeled V_FB_SLOPE_COMP.


In operation, the comparator U1 senses a level shifted peak input current and terminates the PWM signal by turning on the BJT Q10. The table 200 of FIG. 2 is a truth table for the driver U2. When the main switch M1 is conducting, the current sensed via the peak current sensor circuit 121 increases in amplitude. When the current sensed reaches voltage V_FB_SLOPE_COMP, the gate signal VGATE_MAIN is terminated for the cycle. The peak current is limited by the voltage at the Zener diode D9.


The multiple function magnetic isolator circuit 122 is operative to perform multiple functions, discussed further below. The multiple function magnetic isolator circuit 122 comprises an isolation transformer T2 that has a primary side winding L4 coupled to a primary side circuit and a secondary side winding L5 coupled to a secondary side circuit. The multiple function magnetic isolator circuit 122 includes a BJT Q11, a MOSFET switch M3, resistors R7, R9, R28 and R31, capacitors C3, C5, C6, C19 and C20, diodes D1, D6, D7, D8, D11, and Zener diode D5.


The multiple function magnetic isolator circuit 122 magnetically provides a secondary bias voltage supply VCCS, returns the voltage and/or current error signal VFB from the secondary side circuit of the power converter 100 to the primary side circuit via the isolation transformer T2, and drives the timed signal for the synchronous gate driver U3 from the primary side circuit to the secondary side circuit of the power converter 100.


The synchronous gate drive circuit 124 is operative to drive the synchronous rectifier switch M4. The synchronous gate drive circuit 124 includes the driver U3, resistors R1 and R2, diodes D3 and D4, capacitor C4, and Zener diode D2.


As noted above, the synchronous rectifier switch M4 is turned on right after the FET body diode conducts the flyback current through the secondary winding L3 of the transformer T1 upon the main switch M1 turning off. The synchronous rectifier switch M4 is turned off by the trailing edge of the clock signal CLOCK received from the magnetic isolator transformer T2 when the FET body diode is forward biased and prior to the main switch M1 turning on. This scheme advantageously achieves zero voltage switching and minimizes the switching loss of the synchronous rectifier switch M4. The Zener voltage at the Zener diode D2 ensures that the synchronous rectifier switch M4 remains turned off while the main switch M1 is turned on, and is therefore immune to any voltage glitches from the drive pulse. The synchronous driver U3 has an inverting input INV2, a non-inverting input NINV2, and an output VGATE_SYNC with logic indicated by the table 200 of FIG. 2.



FIG. 3 includes a plurality of graphs 300 showing various waveforms of the power converter of FIGS. 1A-1B during a startup operation and regulating to a 15 volt output, according to one illustrated implementation. In particular, FIG. 3 shows the error control signal V_FB_SLOPE_COMP, the peak current signal V_IPEAK, the main switch gate signal VGATE_MAIN, the synchronous rectifier switch gate signal VGATE_SYNC, and the output voltage signal VOUT.



FIG. 4 is a graph 400 that shows a zoomed in view of the error control signal V_FB_SLOPE_COMP, the peak current signal V_IPEAK, the main switch gate signal VGATE_MAIN, and the synchronous rectifier switch gate signal VGATE_SYNC, which shows the gating control. The input voltage is 16 V for the graph 400 of FIG. 4. The main switch gate signal VGATE_MAIN terminates immediately when the peak current signal V_IPEAK crosses the error control signal VFB_SLOPE_COMP. To prevent subharmonic oscillation above 50% duty cycle, the error control or feedback signal V_FB_SLOPE_COMP includes a built-in ramp for slope-compensation via discharge of the capacitor C7 by the resistor R9.



FIG. 5 is a graph 500 that shows a zoomed in view of the error control signal V_FB_SLOPE_COMP, the peak current signal V_IPEAK, the main switch gate signal VGATE_MAIN, and the synchronous rectifier switch gate signal VGATE_SYNC for an input voltage of 42 V.



FIG. 6 is a graph 600 that shows the main switch gate signal VGATE_MAIN and the synchronous rectifier switch gate signal VGATE_SYNC. The graph 600 illustrates the dead time between the turn-off of the synchronous rectifier switch M4 and before turning on of the main switch M1. Likewise, the main switch M1 is turned off before the synchronous rectifier switch M4 is turned on. This is achieved by the time delayed gate drive circuit 116, discussed above. As noted above, this feature prevents shoot-through that would be caused by the concurrent conduction of both switches M1 and M4.



FIG. 7 is a graph 700 that shows the main switch gate signal VGATE_MAIN, the clock signal CLOCK, the non-inverting input signal NINV1 for the gate driver U2 of the time delayed gate drive circuit 116, and the inverting input signal INV1 for the gate driver U2, for an input voltage of 28 V. FIG. 8 is a graph 800 that shows the error control signal V_FB_SLOPE_COMP, the peak current signal V_IPEAK, the clock signal CLOCK, and the output signal U1_OUT of the comparator U1 of the peak current detector circuit 120. FIG. 9 is a graph 900 that shows the synchronous rectifier switch gate signal VGATE_SYNC, the clock signal CLOCK, the inverting input signal INV2 of the gate driver U3 of the synchronous gate drive circuit 124, and the non-inverting input signal NINV2 of the gate driver U3. As can be seen from the graphs 700, 800, and 900, the clock signal CLOCK provides the operating frequency for the converter 100 and provides all of the timing references. The main switch M1 turns on, via the main switch gate signal VGATE_MAIN, only during the falling edge of the clock signal CLOCK and terminates when the peak current signal V_IPEAK crosses the error control signal V_FB_SLOPE_COMP.


Advantageously, one or more implementations discussed herein achieve synchronous flyback through the use of analog devices and minimal integrated circuits. This provides full control and ownership of the design, and selection of parts that allows for a wide variety of configurations, including configurations that provide various output power ranges and various levels of radiation hardness.


In at least some implementations, the use of discrete components to control the timing of synchronous rectification in a flyback technology is provided. As discussed above, the delay between the main switch and the synchronous rectifier switch may be provided by the trailing edge of a clock pulse for turning off the synchronous rectifier switch prior to turning on the main switch. In at least some implementations, the PWM controller with synchronous drive capability can operate with input voltages of 8 volts, or even lower voltages. Further, in at least some implementations, analog latch peak current mode control is achieved without use of a digital flip-flop. This may be further enhanced by use of a single comparator with a preset maximum duty cycle set by analog components, as described above. Moreover, in at least some implementations, the power converter 100 may operate at high frequencies (e.g., 400 kHz or more).


The foregoing detailed description has set forth various implementations of the devices and/or processes via the use of block diagrams, schematics, and examples. Insofar as such block diagrams, schematics, and examples contain one or more functions and/or operations, it will be understood by those skilled in the art that each function and/or operation within such block diagrams, flowcharts, or examples can be implemented, individually and/or collectively, by a wide range of hardware, software, firmware, or virtually any combination thereof. In one implementation, the present subject matter may be implemented via Application Specific Integrated Circuits (ASICs). However, those skilled in the art will recognize that the implementations disclosed herein, in whole or in part, can be equivalently implemented in standard integrated circuits, as one or more computer programs running on one or more computers, as firmware, or as virtually any combination thereof, and that designing the circuitry and/or writing the code for the software and or firmware would be well within the skill of one of ordinary skill in the art in light of this disclosure.


Those of skill in the art will recognize that many of the methods or algorithms set out herein may employ additional acts, may omit some acts, and/or may execute acts in a different order than specified.


In addition, those skilled in the art will appreciate that the mechanisms taught herein are capable of being distributed as a program product in a variety of forms, and that an illustrative implementation applies equally regardless of the particular type of signal bearing media used to actually carry out the distribution. Examples of signal bearing media include, but are not limited to, the following: recordable type media such as floppy disks, hard disk drives, CD ROMs, digital tape, and computer memory.


The various implementations described above can be combined to provide further implementations. These and other changes can be made to the implementations in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific implementations disclosed in the specification and the claims, but should be construed to include all possible implementations along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.

Claims
  • 1. A peak current mode control (PCMC) controller for a power converter, the power converter comprising a main transformer having a primary winding and a secondary winding, the primary winding electrically coupleable to an input voltage node and electrically coupled to a main switch, the secondary winding electrically coupleable to an output voltage node and electrically coupled to a synchronous rectifier switch, the PCMC controller comprising: a peak current detector circuit having a first input node operatively coupled to a current sensor circuit that, in operation, senses a current of the power converter, a second input node operatively coupled to an error control signal circuit, and an output node that provides a peak current detector output signal usable at least in part to control the operation of the main switch, in operation the peak current detector circuit compares a current sensor signal received from the current sensor circuit to an error control signal received from the error control signal circuit and, responsive to detecting that the current sensor signal exceeds the error control signal, changes the state of the peak current detector output signal;a magnetic isolator circuit comprising an isolation transformer comprising a primary winding and a secondary winding, the magnetic isolator circuit comprising a first input node operatively coupled to the error control signal circuit, a second input node operatively coupled to a clock circuit to receive a clock signal therefrom, a first output node electrically coupled to the second input node of the peak current detector circuit to provide the error control signal to the peak current detector circuit, and a second output node electrically coupled to the secondary winding of the isolation transformer; anda synchronous gate drive circuit comprising a first input node operatively coupled to the secondary winding of the main transformer, a second input node operatively coupled to the second output node of the magnetic isolator circuit, and an output node operatively coupled to control the operation of the synchronous rectifier switch.
  • 2. The PCMC controller of claim 1 wherein the peak current detector circuit comprises a comparator and the synchronous gate drive circuit comprises a MOSFET driver.
  • 3. The PCMC controller of claim 1 wherein the magnetic isolator circuit includes circuitry that provides a voltage source for the secondary side circuit of the PCMC controller.
  • 4. The PCMC controller of claim 1, further comprising: a time delayed gate drive circuit comprising a first input node operatively coupled to the clock circuit to receive the clock signal therefrom, a second input node operatively coupled to the output node of the peak current detector circuit, and an output node operatively coupled to control the operation of the main switch based at least in part on the clock signal and the peak current detector output signal, in operation, the time delayed gate drive circuit causes main switch to turn on only after the synchronous rectifier switch has turned off during a switching cycle.
  • 5. The PCMC controller of claim 4 wherein the time delayed gate drive circuit comprises a resistor-capacitor (RC) circuit.
  • 6. The PCMC controller of claim 4 wherein the time delayed gate drive circuit comprises a MOSFET gate driver.
  • 7. The PCMC controller of claim 4, further comprising: a preset maximum duty cycle circuit comprising an input node operatively coupled to the clock circuit to receive the clock signal therefrom, and an output node operatively coupled to the second input node of the time delayed gate drive circuit, in operation, the present maximum duty cycle sets a maximum duty cycle for the main switch of the power converter.
  • 8. The PCMC controller of claim 7 wherein the preset maximum duty cycle circuit comprises first and second complementing bipolar junction transistors.
  • 9. The PCMC controller of claim 1 wherein the magnetic isolator circuit comprises a magnetic isolator circuit switch operatively coupled to the primary winding of the isolation transformer, and wherein the second input node of the magnetic isolator circuit is operatively coupled to control the operation of the synchronous rectifier switch.
  • 10. The PCMC controller of claim 1 wherein the synchronous gate drive circuit is operative to cause the synchronous rectifier switch to turn on after the main switch turns off each cycle, and to cause the synchronous rectifier switch to turn off before the main switch turns on during a subsequent cycle.
  • 11. The PCMC controller of claim 1, further comprising: the current sensor circuit comprising a current transducer that, in operation, senses a current of the power converter.
  • 12. The PCMC controller of claim 11 wherein the current transducer comprises a transformer or a resistor.
  • 13. A power converter, comprising: a transformer having a primary winding and a secondary winding, the primary winding electrically coupleable to an input voltage node and the secondary winding electrically coupleable to an output voltage node;a primary circuit electrically coupled to the primary winding, the primary circuit comprising a main switch;a secondary circuit electrically coupled to the secondary winding, the primary circuit comprising a synchronous rectifier switch; anda peak current mode control (PCMC) controller, comprising: a peak current detector circuit having a first input node operatively coupled to a current sensor circuit that, in operation, senses a current of the power converter, a second input node operatively coupled to an error control signal circuit, and an output node that provides a peak current detector output signal usable at least in part to control the operation of the main switch, in operation the peak current detector circuit compares a current sensor signal received from the current sensor circuit to an error control signal received from the error control signal circuit and, responsive to detecting that the current sensor signal exceeds the error control signal, changes the state of the peak current detector output signal;a magnetic isolator circuit comprising an isolation transformer comprising a primary winding and a secondary winding, the magnetic isolator circuit comprising a first input node operatively coupled to the error control signal circuit, a second input node operatively coupled to a clock circuit to receive a clock signal therefrom, a first output node electrically coupled to the second input node of the peak current detector circuit to provide the error control signal to the peak current detector circuit, and a second output node electrically coupled to the secondary winding of the isolation transformer; anda synchronous gate drive circuit comprising a first input node operatively coupled to the secondary winding of the main transformer, a second input node operatively coupled to the second output node of the magnetic isolator circuit, and an output node operatively coupled to control the operation of the synchronous rectifier switch.
  • 14. The power converter of claim 13 wherein the peak current detector circuit comprises a comparator and the synchronous gate drive circuit comprises a MOSFET driver.
  • 15. The power converter of claim 13 wherein the magnetic isolator circuit includes circuitry that provides a voltage source for the secondary side of the PCMC controller.
  • 16. The power converter of claim 13, further comprising: a time delayed gate drive circuit comprising a first input node operatively coupled to the clock circuit to receive the clock signal therefrom, a second input node operatively coupled to the output node of the peak current detector circuit, and an output node operatively coupled to control the operation of the main switch based at least in part on the clock signal and the peak current detector output signal, in operation, the time delayed gate drive circuit causes main switch to turn on only after the synchronous rectifier switch has turned off during a switching cycle.
  • 17. The power converter of claim 16 wherein the time delayed gate drive circuit comprises a resistor-capacitor (RC) circuit.
  • 18. The power converter of claim 16, further comprising: a preset maximum duty cycle circuit comprising an input node operatively coupled to the clock circuit to receive the clock signal therefrom, and an output node operatively coupled to the second input node of the time delayed gate drive circuit, in operation, the present maximum duty cycle sets a maximum duty cycle for the main switch of the power converter.
  • 19. The power converter of claim 18 wherein the preset maximum duty cycle circuit comprises first and second complementing bipolar junction transistors.
  • 20. The power converter of claim 13 wherein the magnetic isolator circuit comprises a magnetic isolator circuit switch operatively coupled to the primary winding of the isolation transformer, and wherein the second input node of the magnetic isolator circuit is operatively coupled to control the operation of the synchronous rectifier switch.
  • 21. The power converter of claim 13 wherein the synchronous gate drive circuit is operative to cause the synchronous rectifier switch to turn on after the main switch turns off each cycle, and causes the synchronous rectifier switch to turn off before the main switch turns on for a subsequent cycle.
  • 22. The power converter of claim 13, further comprising: the current sensor circuit comprising a current transducer that, in operation, senses a current of the power converter.
  • 23. The power converter of claim 22 wherein the current transducer comprises a transformer or a resistor.
  • 24. A peak current mode control (PCMC) controller for a power converter, the power converter comprising a main transformer having a primary winding and a secondary winding, the primary winding electrically coupleable to an input voltage node and electrically coupled to a main switch, the secondary winding electrically coupleable to an output voltage node and electrically coupled to a synchronous rectifier switch, the PCMC controller comprising: a magnetic isolator circuit comprising an isolation transformer comprising a primary winding electrically coupled to a primary side circuit and a secondary winding electrically coupled to a secondary side circuit, the magnetic isolator circuit comprising circuitry that, in operation, provides a voltage supply to the secondary side circuit, provides an error control signal from the secondary side circuit to the primary side circuit, and provides an output signal usable by a synchronous gate drive circuit to control the operation of the synchronous rectifier switch.
US Referenced Citations (239)
Number Name Date Kind
3144627 Dunnabeck et al. Aug 1964 A
3201728 McWhirter Aug 1965 A
3699424 Hart et al. Oct 1972 A
3831080 Zabert et al. Aug 1974 A
3886433 Watanabe May 1975 A
4128868 Gamble Dec 1978 A
4255784 Rosa Mar 1981 A
4337569 Pierce Jul 1982 A
4354162 Wright Oct 1982 A
4482945 Wolf et al. Nov 1984 A
4524412 Eng Jun 1985 A
4533986 Jones Aug 1985 A
4618812 Kawakami Oct 1986 A
4635002 Riebeek Jan 1987 A
4683527 Rosa Jul 1987 A
4719552 Albach et al. Jan 1988 A
4743835 Bossé et al. May 1988 A
4813126 Williamson Mar 1989 A
4814735 Williamson Mar 1989 A
4833437 Williamson May 1989 A
4837535 Konishi et al. Jun 1989 A
4920309 Szepesi Apr 1990 A
4956626 Hoppe et al. Sep 1990 A
4992919 Lee et al. Feb 1991 A
5031066 Wagner et al. Jul 1991 A
5068774 Rosa Nov 1991 A
5148357 Paice Sep 1992 A
5329695 Traskos et al. Jul 1994 A
5343383 Shinada et al. Aug 1994 A
5396165 Hwang et al. Mar 1995 A
5418502 Ma et al. May 1995 A
5430640 Lee Jul 1995 A
5436550 Arakawa Jul 1995 A
5469124 O'Donnell et al. Nov 1995 A
5481225 Lumsden et al. Jan 1996 A
5521807 Chen et al. May 1996 A
5631822 Silberkleit et al. May 1997 A
5638262 Brown Jun 1997 A
5691629 Belnap Nov 1997 A
5694303 Silberkleit et al. Dec 1997 A
5708571 Shinada Jan 1998 A
5734563 Shinada Mar 1998 A
5774347 Nakanishi Jun 1998 A
5777866 Jacobs et al. Jul 1998 A
5831418 Kitagawa Nov 1998 A
5903504 Chevallier et al. May 1999 A
5917716 Cho Jun 1999 A
5963438 Chen Oct 1999 A
5991171 Cheng Nov 1999 A
6002183 Iversen et al. Dec 1999 A
6002318 Werner et al. Dec 1999 A
6038148 Farrington et al. Mar 2000 A
6043705 Jiang Mar 2000 A
6091616 Jacobs et al. Jul 2000 A
6101104 Eng Aug 2000 A
6137373 Mori Oct 2000 A
6141232 Weinmeier et al. Oct 2000 A
6157180 Kuo Dec 2000 A
6157282 Hopkinson Dec 2000 A
6169674 Owen Jan 2001 B1
6191964 Boylan et al. Feb 2001 B1
6198647 Zhou et al. Mar 2001 B1
6232832 Kirkpatrick, II May 2001 B1
6236194 Manabe et al. May 2001 B1
6252781 Rinne et al. Jun 2001 B1
6304463 Krugly Oct 2001 B1
6320768 Pham et al. Nov 2001 B1
6335872 Zhou et al. Jan 2002 B1
6343026 Perry Jan 2002 B1
6426884 Sun Jul 2002 B1
6456511 Wong Sep 2002 B1
6469478 Curtin Oct 2002 B1
6472852 Lethellier Oct 2002 B1
6487097 Popescu Nov 2002 B2
6490183 Zhang Dec 2002 B2
6492890 Woznlczka Dec 2002 B1
6496395 Tokunaga et al. Dec 2002 B2
6545534 Mehr Apr 2003 B1
6563719 Hua May 2003 B1
6594163 Tsai Jul 2003 B2
6617948 Kuroshima et al. Sep 2003 B2
6618274 Boylan et al. Sep 2003 B2
6643151 Nebrigic et al. Nov 2003 B1
6664660 Tsai Dec 2003 B2
6697955 Malik et al. Feb 2004 B1
6707650 Diallo et al. Mar 2004 B2
6711039 Brkovic Mar 2004 B2
6734775 Chung May 2004 B2
6760235 Lin et al. Jul 2004 B2
6798177 Liu et al. Sep 2004 B1
6839246 Zhang et al. Jan 2005 B1
6850048 Orr et al. Feb 2005 B2
6998901 Lee Feb 2006 B2
7012413 Ye Mar 2006 B1
7046492 Fromm et al. May 2006 B2
7061212 Phadke Jun 2006 B2
7095215 Liu et al. Aug 2006 B2
7129808 Roebke et al. Oct 2006 B2
7164584 Walz Jan 2007 B2
7183727 Ferguson et al. Feb 2007 B2
7199563 Ikezawa Apr 2007 B2
7202644 Nitta et al. Apr 2007 B2
7206210 Harnett et al. Apr 2007 B2
7212406 Kaishian et al. May 2007 B2
7224590 Lin May 2007 B2
7227754 Griesinger et al. Jun 2007 B2
7242168 Müller et al. Jul 2007 B2
7286376 Yang Oct 2007 B2
7304828 Shvartsman Dec 2007 B1
7339804 Uchida Mar 2008 B2
7369024 Yargole et al. May 2008 B2
7443278 Kawahata et al. Oct 2008 B2
7480158 Moromizato et al. Jan 2009 B2
7515005 Dan Apr 2009 B2
7564706 Herbert Jul 2009 B1
7577539 Hubanks et al. Aug 2009 B2
7579901 Yamashita Aug 2009 B2
7589982 Wang et al. Sep 2009 B2
7602273 Yoshikawa Oct 2009 B2
7616459 Huynh et al. Nov 2009 B2
7616464 Phadke et al. Nov 2009 B2
7663896 Na Feb 2010 B2
7730981 McCabe et al. Jun 2010 B2
7742318 Fu et al. Jun 2010 B2
7773392 Matsumoto Aug 2010 B2
7786712 Williams Aug 2010 B2
7847519 Ho Dec 2010 B2
7884317 Casper Feb 2011 B2
7893804 Kaveh Ahangar et al. Feb 2011 B2
7933131 Cho et al. Apr 2011 B2
8009004 Ahangar et al. Aug 2011 B2
8040699 Huynh et al. Oct 2011 B2
8067992 Chen et al. Nov 2011 B2
8072195 Aan De Stegge et al. Dec 2011 B2
8102162 Moussaoui et al. Jan 2012 B2
8233293 Selvaraju et al. Jul 2012 B2
8279631 Yang Oct 2012 B2
8350659 Dziubek et al. Jan 2013 B2
8358118 Chen et al. Jan 2013 B2
8373403 Radovic Feb 2013 B1
8378647 Yonezawa et al. Feb 2013 B2
8508195 Uno Aug 2013 B2
8520415 Krishnamoorthy et al. Aug 2013 B1
8552589 Ghosh et al. Oct 2013 B2
8570006 Moussaoui et al. Oct 2013 B2
8649128 Wang et al. Feb 2014 B2
8710820 Parker Apr 2014 B2
8736240 Liu et al. May 2014 B2
8760082 Yang et al. Jun 2014 B2
8764247 Pattekar et al. Jul 2014 B2
8810214 Van Dijk et al. Aug 2014 B2
8824167 Hughes et al. Sep 2014 B2
8829868 Waltman et al. Sep 2014 B2
8866551 Lam et al. Oct 2014 B2
8873263 Feng et al. Oct 2014 B2
8885308 Waltman et al. Nov 2014 B2
8890630 Hughes Nov 2014 B2
9030178 Chang et al. May 2015 B2
9041378 Lam et al. May 2015 B1
9106142 Huang et al. Aug 2015 B2
9160228 Parker et al. Oct 2015 B1
9230726 Parker et al. Jan 2016 B1
9293999 Lam et al. Mar 2016 B1
9419538 Furmanczyk et al. Aug 2016 B2
9654013 Chen May 2017 B2
9735566 Lam et al. Aug 2017 B1
9742183 Lam et al. Aug 2017 B1
9780635 Lam et al. Oct 2017 B1
9831768 Lam et al. Nov 2017 B2
9866100 Lam et al. Jan 2018 B2
9888568 Parker et al. Feb 2018 B2
9979285 Lam May 2018 B1
20020015320 Mochikawa et al. Feb 2002 A1
20020071300 Jang et al. Jun 2002 A1
20030048644 Nagai et al. Mar 2003 A1
20040125523 Edwards et al. Jul 2004 A1
20040169498 Goder et al. Sep 2004 A1
20040178776 Hansen et al. Sep 2004 A1
20040178846 Kuyel et al. Sep 2004 A1
20040207379 Camara et al. Oct 2004 A1
20050122753 Soldano Jun 2005 A1
20060039172 Soldano Feb 2006 A1
20060071651 Ito Apr 2006 A1
20060132105 Prasad et al. Jun 2006 A1
20060132272 Kitahara et al. Jun 2006 A1
20060208717 Shimizu et al. Sep 2006 A1
20060212138 Zhang Sep 2006 A1
20060220629 Saito et al. Oct 2006 A1
20060227582 Wei et al. Oct 2006 A1
20070152644 Vinn Jul 2007 A1
20070257733 Laletin Nov 2007 A1
20080024951 Mortensen et al. Jan 2008 A1
20080031014 Young Feb 2008 A1
20080111531 Hasegawa et al. May 2008 A1
20080150670 Chung et al. Jun 2008 A1
20080174396 Choi et al. Jul 2008 A1
20080197724 Cullen et al. Aug 2008 A1
20080303606 Liu et al. Dec 2008 A1
20090067206 Oguchi et al. Mar 2009 A1
20090128110 DeLurio et al. May 2009 A1
20090154204 Taylor Jun 2009 A1
20090167432 van den Heuvel Jul 2009 A1
20090174381 Ojanen et al. Jul 2009 A1
20090213623 Yang Aug 2009 A1
20090231029 Randlett Sep 2009 A1
20090237057 Dishman et al. Sep 2009 A1
20090256547 Akyildiz et al. Oct 2009 A1
20090273431 Hurst Nov 2009 A1
20090295350 Yamada Dec 2009 A1
20090302775 Alexandrov Dec 2009 A1
20090321045 Hernon et al. Dec 2009 A1
20090321046 Hernon et al. Dec 2009 A1
20100008112 Feng et al. Jan 2010 A1
20100014330 Chang et al. Jan 2010 A1
20100117715 Ariyama May 2010 A1
20100176755 Hoadley et al. Jul 2010 A1
20100253309 Xi et al. Oct 2010 A1
20100283442 Nakashima Nov 2010 A1
20110090038 Perchlik Apr 2011 A1
20110103105 Wei et al. May 2011 A1
20110169471 Nagasawa Jul 2011 A1
20110255315 Ono Oct 2011 A1
20110317453 Fan et al. Dec 2011 A1
20120268227 Howes et al. Oct 2012 A1
20130021008 Hume et al. Jan 2013 A1
20130049918 Fu et al. Feb 2013 A1
20130121043 Pietkiewicz May 2013 A1
20130245854 Rinne et al. Sep 2013 A1
20130299148 Hernon et al. Nov 2013 A1
20140015629 Zeng et al. Jan 2014 A1
20140118946 Tong et al. May 2014 A1
20140192561 Plesnik Jul 2014 A1
20140254206 Ou et al. Sep 2014 A1
20140292288 Yan et al. Oct 2014 A1
20140327417 Zhu et al. Nov 2014 A1
20150137412 Schalansky May 2015 A1
20150229149 Fahlenkamp et al. Aug 2015 A1
20160190948 Yang et al. Jun 2016 A1
20160237790 Williams Aug 2016 A1
Foreign Referenced Citations (45)
Number Date Country
2307390 Feb 1999 CN
101326705 Dec 2008 CN
101334253 Dec 2008 CN
201219235 Apr 2009 CN
201430054 Mar 2010 CN
103051184 Apr 2013 CN
103414334 Nov 2013 CN
103582997 Feb 2014 CN
103596343 Feb 2014 CN
104704742 Jun 2015 CN
1 933 340 Jun 2008 EP
1071469 Jun 1967 GB
1114013 May 1968 GB
55-1761 Jan 1980 JP
55-130208 Oct 1980 JP
62-32714 Feb 1987 JP
2567069 Jun 1993 JP
8-78252 Mar 1996 JP
2001-32050 Nov 2001 JP
2002-76799 Mar 2002 JP
2002-335674 Nov 2002 JP
2003-173913 Jun 2003 JP
2007-215359 Aug 2007 JP
2007-263944 Oct 2007 JP
2008-185398 Aug 2008 JP
2009-81952 Apr 2009 JP
2009-100120 May 2009 JP
2009-106012 May 2009 JP
5030216 Sep 2012 JP
10-2007-0118409 Dec 2007 KR
10-2008-0019196 Mar 2008 KR
10-2008-0101784 Nov 2008 KR
10-2009-0075465 Jul 2009 KR
10-2013-0026714 Mar 2016 KR
201331967 Aug 2013 TW
9941957 Aug 1999 WO
0122444 Mar 2001 WO
02097974 Dec 2002 WO
2011123680 Oct 2011 WO
2012100810 Aug 2012 WO
2012116263 Aug 2012 WO
2014039982 Mar 2014 WO
2014103298 Jul 2014 WO
2014152415 Sep 2014 WO
2017015143 Jan 2017 WO
Non-Patent Literature Citations (112)
Entry
Chinese Office Action, dated Jan. 25, 2019, for Chinese Application No. 201680009468.4, 13 pages. (with English Translation).
Taiwanese Office Action, dated Dec. 26, 2018, for Taiwanese Application No. 105105051, 11 pages. (with English Translation).
“Application Guide: Theory of Operation,” MicroPower Direct, retrieved from http://micropowerdirect.com/PDF%20Filed/Application%20Notes/Power%20Supply%20Theory% 20of%20Operation.pdf on Apr. 18, 2012, 6 pages.
“Buck converter,” retrieved from http://en.wikipedia.org/wiki/Buck_converter, on Jun. 23, 2011, 14 pages.
“EMI Suppression Filters (EMIFIL®) for AC Power Lines,” Murata Manufacturing Co., Ltd., Cat.No. C09E-14, downloaded on Feb. 21, 2014, 27 pages.
“Maximum Flexible Power (MFP) Single Output Point of Load: Technical Preview—3—6 VDC IN, 7 AMP, Non-Isolated DC/DC Converter,” Crane Aerospace & Electronics Power Solutions, 2010, 17 pages.
“Step-gap “E” core swing chokes: Improved regulation and higher efficiency are possible when operating at minimum current levels,” Technical Bulletin: BULLETIN FC-S4, Magnetics Division, Spang & Company, Butler, Pennsylvania, 2001, 4 pages.
“Synchronous Rectification Aids Low-Voltage Power Supplies,” Maxim Integrated Products, retrieved from http://www.maxim-ic.com/app-notes/index.mvp/id/652, on Jun. 22, 2011, 6 pages.
“Application Note 664 Feedback Isolation Augments Power-Supply Safety and Performance,” Maxim Integrated, Jan. 22, 2001, retrieved from https://www.maximintegrated.com/en/app-notes/index.mvp/id/664, 6 pages.
Advisory Action, dated Aug. 14, 2017, for U.S. Appl. No. 14/787,565, Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” 3 pages.
Amendment, filed Dec. 16, 2016, for U.S. Appl. No. 14/787,565, Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” 10 pages.
Amendment, filed Jul. 14, 2017, for U.S. Application No. 15/178,968, Lam et al., “Dynamic Sharing Average Current Mode Control for Active-Reset and Self-Driven Synchronous Rectification for Power Converters,” 11 pages.
Amendment, filed Jul. 24, 2017, for U.S. Appl. No. 14/787,565, Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” 9 pages.
Amendment, filed Mar. 20, 2017, for U.S. Appl. No. 15/374,116, Lam et al., “Proactively Operational Over-Voltage Protection Circuit,” 3 pages.
Amendment, filed Mar. 20, 2017, for U.S. Appl. No. 15/376,329, Lam et al., “Proactively Operational Over-Voltage Protection Circuit,” 2 pages.
Beta Dyne, “Synchronous Rectification,” Application Note DC-006, DC/DC Converters, 2002, 3 pages.
Bottrill, “The Effects of Turning off a Converter with Self-Driven Synchronous Rectifiers,” Power Guru, May 1, 2007, retrieved from http://www.powerguru.org/the-effects-of-turning-off-a-converter-with-self-driven-synchronous-rectifiers/ Jul. 10, 2015, 6 pages.
Chinese Office Action with English Translation dated May 22, 2015, for corresponding CN Application No. 201280016631.1, 15 pages.
Chinese Office Action, dated Jan. 17, 2018, for Chinese Application No. 201580049344.4, 5 pages.
Chinese Office Action, dated Jul. 17, 2018, for Chinese Application No. 201680009468.4, 20 pages. (with English Translation).
Chinese Office Action, dated Jul. 24, 2018, for Chinese Application No. 201611107294.3, 9 pages. (with English Translation).
Coates, “Power supplies—3.0 Switched Mode Power Supplies,” www.learnabout-electronics.org, 2007-2013, 20 pages.
Cuon et al., “Dynamic Maneuvering Configuration of Multiple Control Modes in a Unified Servo System,” Amendment filed Mar. 6, 2015, for U.S. Appl. No. 14/333,705, 11 pages.
Dixon, “Unitrode Application Note Average Current Mode Control of Switching Power Supplies,” Texas Instruments Inc., 1999.
ECircuit Center, “Op Amp Input Offset Adjustment,” 2002, retrieved from http://www.ecircuitcenter.com/Circuits/op_voff/op_voff2.htm on Mar. 26, 2012, 3 pages.
Erickson et al., Fundamentals of Power Electronics, Kluwer Academic Publishers, New York City, New York, USA, 2004, Chapter 12, “Current Programmed Control,” pp. 439-482. (46 pages).
European Search Report, dated Jul. 5, 2017, for EP Application No. 15822324.8-1804 / 3170057, 11 pages.
Extended European Search Report, dated Apr. 15, 2016 for corresponding European Application No. 13835620.9, 7 pages.
Extended European Search Report, dated Dec. 14, 2017 for European Application No. 12750065.0-1809, 8 pages.
Extended European Search Report, dated Jan. 4, 2019, for European Application No. 18201073.6-1202, 9 pages.
Final Office Action, dated Apr. 27, 2017, for U.S. Appl. No. 14/787,565, Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” 10 pages.
Final Office Action, dated Jun. 1, 2017, for U.S. Appl. No. 15/178,968, Lam et al., “Dynamic Sharing Average Current Mode Control for Active Reset and Self-Driven Synchronous Rectification for Power Converters,” 16 pages.
Furmanczyk et al., “AC/DC Power Conversion System and Method of Manufacture of the Same,” Notice of Allowance, dated Apr. 25, 2016, for U.S. Appl. No. 14/001,312, 9 pages.
Garcia et al., “Optimal Design for Natural Convection-Cooled Rectifiers,” 18th International Telecommunications Energy Conference, Boston, Oct. 6-10, 1996, 10 pages.
Hughes et al., “Self Synchronizing Power Converter Apparatus and Method Suitable for Auxiliary Bias for Dynamic Load Applications,” Notice of Allowance dated May 14, 2014, for U.S. Appl. No. 13/185,217, 10 pages.
Hughes, “Oscillator Apparatus and Method With Wide Adjustable Frequency Range,” Amendment filed Apr. 24, 2014, for U.S. Appl. No. 13/185,152, 8 pages.
Hughes, “Oscillator Apparatus and Method With Wide Adjustable Frequency Range,” Amendment filed Oct. 7, 2013, for U.S. Appl. No. 13/185,152, 15 pages.
Hughes, “Oscillator Apparatus and Method With Wide Adjustable Frequency Range,” Notice of Allowance dated Jul. 14, 2014, for U.S. Appl. No. 13/185,152, 12 pages.
Hughes, “Oscillator Apparatus and Method With Wide Adjustable Frequency Range,” Office Action dated Jan. 28, 2014, for U.S. Appl. No. 13/185,152, 15 pages.
Hughes, “Oscillator Apparatus and Method With Wide Adjustable Frequency Range,” Office Action dated Jun. 5, 2013, for U.S. Appl. No. 13/185,152, 17 pages.
Hume et al., “Power Converter Apparatus and Method With Compensation for Light Load Conditions,” Office Action dated Nov. 6, 2013, for U.S. Appl. No. 13/185,142, 11 pages.
International Search Report and Written Opinion of the International Searching Authority, dated Aug. 31, 2015 for corresponding International Application No. PCT/US2015/033321, 9 pages (417WO).
International Search Report and Written Opinion of the International Searching Authority, dated Jun. 21, 2016, for corresponding International Application No. PCT/US2013/019520, 14 pages.
International Search Report and Written Opinion of the International Searching Authority, dated May 31, 2016, for corresponding International Application No. PCT/US2016/018628, 12 pages.
International Search Report and Written Opinion, dated Aug. 18, 2017, for International Application No. PCT/US2017/035932, 12 pages.
International Search Report and Written Opinion, dated Oct. 12, 2016, for corresponding International Application No. PCT/US2016/042582, 11 pages.
International Search Report, dated Aug. 12, 2002, for PCT/US01/50033, 1 pages.
International Search Report, dated Dec. 20, 2013, for PCT/US2013/058784, 3 pages.
International Search Report, dated Jun. 8, 2011, for PCT/US2010/052705, 5 pages.
International Search Report, dated Jun. 8, 2011, for PCT/US2010/052707, 5 pages.
International Search Report, dated Oct. 14, 2011, for PCT/US2011/030778, 3 pages.
Irving et al., “Analysis and Design Optimization of Magnetic-Feedback Control Using Amplitude Modulation,” IEEE Transactions on Power Electronics 24(2):426-433, Feb. 2009.
Jovanović et al., “Design Considerations for Forward Converter with Synchronous Rectifiers,” Power Conversion Proceedings, pp. 340-350, Oct. 1993.
King et al., “Active Clamp Control Boosts Forward Converter Efficiency,” Power Electronics Technology, pp. 52-55, Jun. 2003.
Kristjansson et al., “Solutions to Today's Low Voltage Power Design Challenges Using High-Efficiency, Non-Isolated Point of Load Converters: A Discussion of the Interpoint™ MFP Series™ Point of Load Converter,” Crane Aerospace & Electronics, Power Solutions—Interpoint Products, Redmond, WA, Oct. 2011, Revised Jan. 2012, 25 pages.
Kuehny et al., “Output Filter for Use With Power Converters, for Example DC/DC Power Converters, for Instance Interpoint MFP POL DC/DC Power Converters,” U.S. Appl. No. 61/547,327, filed Oct. 14, 2011, 14 pages.
Lam et al., “Automatic Enhanced Self-Driven Synchronous Rectification for Power Converters for Wide Input Range and High Output Voltage Without Tertiary Winding,” U.S. Appl. No. 62/193,755, filed Jul. 17, 2015, 53 pages.
Lam et al., “Automatic Enhanced Self-Driven Synchronous Rectification for Power Converters,” Notice of Allowance, for U.S. Appl. No. 14/848,859, dated Dec. 10, 2015, 29 pages.
Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” Office Action dated Dec. 23, 2014, for U.S. Appl. No. 14/333,705, 6 pages.
Lam et al., “Dynamic Sharing Average Current Mode Control for Active-Reset and Self-Driven Synchronous Rectification for Power Converters,” Amendment filed Feb. 15, 2017 for U.S. Appl. No. 15/178,968, 22 pages.
Lam et al., “Impedance Compensation for Operational Amplifiers Used in Variable Environments,” Amendment filed May 6, 2014, for U.S. Appl. No. 13/609,107, 12 pages.
Lam et al., “Impedance Compensation for Operational Amplifiers Used in Variable Environments,” Notice of Allowance dated Jun. 27, 2014, for U.S. Appl. No. 13/609,107, 9 pages.
Lam et al., “Impedance Compensation for Operational Amplifiers Used in Variable Environments,” Office Action dated Feb. 7, 2014, for U.S. Appl. No. 13/609,107, 11 pages.
Manfredi et al., “Additive Manufacturing of Al Alloys and Aluminium Matrix Composites (AMCs),” in Monteiro (ed.), Light Metal Alloys Applications, InTech, Jun. 11, 2014, 32 pages.
Mappus, “Synchronous Rectification for Forward Converters,” Fairchild Semiconductor Power Seminar 2010-2011, 19 pages.
Merriam-Webster, “Directly,” retrieved from http://www.merriam-webster.com/dictionary/directly, on Nov. 6, 2012, 1 pages.
Mitsuya, “Basics of Noise Countermeasures—Lesson 14: Using Common Mode Choke Coils for Power Supply Lines,” Murata Manufacturing Co., Ltd., Oct. 28, 2014, retrieved on Feb. 4, 2015, from http://www.murata.com/en-eu/products/emiconfun/emc/2014/10/28/en-20141028-pl, 3 pages.
Ng, “Implementing Constant Current Constant Voltage AC Adapter by NCP1200 and NCP4300A,” Application Note, Publication Order No. AND8042/D, Semiconductor Components Industries, Feb. 2001, 12 pages.
Nguyen et al., “Nulling Input Offset Voltage of Operational Amplifiers,” Mixed Signal Products, Texas Instruments—Application Report SLOA045, Aug. 2000, pp. 1-15.
Notice for Reasons for Rejections from the Japanese Patent Office with English Translation, dated Apr. 18, 2016, for corresponding Japanese Application No. 2015-531290, 5 pages.
Notice of Allowance dated Apr. 20, 2017 for Lam et al., “Proactively Operational Over-Voltage Protection Circuit,” U.S Appl. No. 15/376,329, 8 pages.
Notice of Allowance dated Apr. 24, 2017 for Lam et al., “Proactively Operational Over-Voltage Protection Circuit,” U.S. Appl. No. 15/374,116, 9 pages.
Notice of Allowance, dated Jul. 28, 2017, for U.S. Appl. No. 15/178,968, Lam et al., “Dynamic Sharing Average Current Mode Control for Active Reset and Self-Driven Synchronous Rectification for Power Converters,” 5 pages.
Notice of Allowance, dated Mar. 1, 2018, for U.S. Appl. No. 15/786,368, Lam et al., “Radiation Tolerant, Analog Latch Peak Current Mode Control for Power Converters,” 37 pages.
Notice of Allowance, dated Mar. 15, 2018, for U.S. Appl. No. 15/786,368, Lam et al., “Radiation Tolerant, Analog Latch Peak Current Mode Control for Power Converters,” 3 pages.
Notice of Allowance, dated Nov. 16, 2017, for U.S. Appl. No. 15/652,849, Lam et al., “Dynamic Sharing Average Current Mode Control for Active-Reset and Self-Driven Synchronous Rectification for Power Converters,” 10 pages.
Notice of Allowance, dated Sep. 25, 2017, for U.S. Appl. No. 14/787,565, Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” 5 pages.
Office Action dated Nov. 18, 2016 for U.S. Appl. No. 15/178,968, Lam et al., “Dynamic Sharing Average Current Mode Control for Active-Reset and Self-Driven Synchronous Rectification for Power Converters,”20 pages.
Office Action, dated Mar. 15, 2017, for U.S. Appl. No. 15/374,116, Lam et al., “Proactively Operational Over-Voltage Protection Circuit,” 6 pages.
Office Action, dated Mar. 7, 2017, for U.S. Appl. No. 15/376,329, Lam et al., “Proactively Operational Over-Voltage Protection Circuit,” 6 pages.
Office Action, dated Sep. 19, 2016, for U.S. Appl. No. 14/787,565, Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” 9 pages.
Ou et al., “Magnetic Feedback Ranks High in Military Converters,” Power Electronics Technology: Jul. 14-19, 2005.
Parker et al., “Integrated Tri-State Electromagnetic Interference Filter and Line Conditioning Module,” Office Action dated Apr. 24, 2015, for U.S. 14/632,818, 11 pages.
Parker et al., “Transformer-Based Power Converters With 3D Printed Microchannel Heat Sink,” Office Action dated Apr. 16, 2015, for U.S. Appl. No. 14/627,556, 9 pages.
Parker et al., “Transformer-Based Power Converters With 3D Printed Microchannel Heat Sink,” Office Action, dated Aug. 3, 2015, for U.S. Appl. No. 14/627,556, 11 pages.
Parker, “Switched Capacitor Hold-Up Scheme for Constant Boost Output Voltage,” Amendment filed Feb. 15, 2013, for U.S. Appl. No. 12/751,067, 15 pages.
Parker, “Switched Capacitor Hold-Up Scheme for Constant Boost Output Voltage,” Amendment filed Jan. 16, 2013, for U.S. Appl. No. 12/751,067, 15 pages.
Parker, “Switched Capacitor Hold-Up Scheme for Constant Boost Output Voltage,” Amendment filed Jul. 30, 2012, for U.S. Appl. No. 12/751,067, 18 pages.
Parker, “Switched Capacitor Hold-Up Scheme for Constant Boost Output Voltage,” Amendment filed Oct. 30, 2013, for U.S. Appl. No. 12/751,067, 19 pages.
Parker, “Switched Capacitor Hold-Up Scheme for Constant Boost Output Voltage,” Notice of Allowance dated Feb. 3, 2014, for U.S. Appl. No. 12/751,067, 11 pages.
Parker, “Switched Capacitor Hold-Up Scheme for Constant Boost Output Voltage,” Office Action dated Jul. 30, 2013, for U.S. Appl. No. 12/751,067, 18 pages.
Parker, “Switched Capacitor Hold-Up Scheme for Constant Boost Output Voltage,” Office Action dated Mar. 28, 2012, for U.S. Appl. No. 12/751,067, 16 pages.
Parker, “Switched Capacitor Hold-Up Scheme for Constant Boost Output Voltage,” Office Action mailed Nov. 16, 2012, for U.S. Appl. No. 12/751,067, 20 pages.
Pascu, “Error Amplifier with Forced Equilibrium Adaptor,” Kepco, Inc., retrieved from http://www.kepcopower.com/equibm2.htm#fig2, dated May 22, 2014, 8 pages.
Peter, “Synchronous rectifier in DC/DC converters,” Oct. 5, 2009, retrieved from http://www.posterus.sk/?p=2535, on Jul. 10, 2015, 11 pages.
Plesnik, “A New Method for Driving Synchronous Rectifiers,” IEICE/IEEE INTELEC'03, Oct. 19-23, Yokohama, Japan, pp. 274-281, 2003.
Preliminary Amendment, filed Oct. 28, 2015, for U.S. Appl. No. 14/787,565, Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” 6 pages.
Rubasinghe, “Use an op amp as a set/reset flip-flop,” EDN:45-46, 2012.
Shrisavar, “Introduction to Power Management,” Texas Instruments, Biracha Digital Power Ltd., 2014, 37 pages.
Supplemental Notice of Allowability, dated Nov. 1, 2017, for U.S. Appl. No. 14/787,565, Lam et al., “Dynamic Maneuvering Configuration for Multiple Control Modes in a Unified Servo System,” 3 pages.
Texas Instruments, “AN-72 The LM3900: A New Current-Differencing Quad of Plus of Minus Input Amplifiers,” Lit. No. SNOA653, May 2, 2004, 48 pages.
Voltage Comparator Information and Circuits, Feb. 26, 2015, URL=http://home.cogeco.ca/˜rpaisley4/Comparators.html, download date Jun. 7, 2017, 22 pages.
Waltman et al., “Input Control Apparatus and Method With Inrush Current, Under and Over Voltage Handling,” Office Action dated Jun. 17, 2014, for U.S. Appl. No. 13/185,210, 8 pages.
Waltman et al., “Power Converter Apparatus and Method With Compensation for Current Limit/Current Share Operation,” Amendment filed Mar. 17, 2014, for U.S. Appl. No. 13/185,172, 16 pages.
Waltman et al., “Power Converter Apparatus and Method With Compensation for Current Limit/Current Share Operation,” Notice of Allowance dated May 8, 2014, for U.S. Appl. No. 13/185,172, 10 pages.
Waltman et al., “Power Converter Apparatus and Method With Compensation for Current Limit/Current Share Operation,” Office Action dated Dec. 17, 2013, for U.S. Appl. No. 13/185,172, 15 pages.
Waltman et al., “Power Converter Apparatus and Methods,” U.S. Appl. No. 61/508,937, filed Jul. 18, 2011, 139 pages.
West, “Analogue Set-Reset Latch,” Electronics Today International 7(11):76, 1983.
Written Opinion, dated Dec. 20, 2013, for PCT/US2013/058784, 4 pages.
Written Opinion, dated Oct. 14, 2011, for PCT/US2011/030778, 5 pages.
Xing et al., “Power System Architecture with Back-Up Power for Servers,” ERC Program of the National Science Foundation, 5 pages. (The year of publication is sufficiently earlier than the effective U.S. filing date and any foreign priority date so that the particular month of publication is not in issue.).
Zhang, “Chapter Two Synchronous Rectification,” Synchronous Rectification, pp. 9-72, PDF created Feb. 20, 1997.