Claims
- 1. An integrated circuit, comprising:a first level containing a circuit with information to be protected; at least one second level covering said first level on one side and enabling access to said first level from outside the integrated circuit, and a network formed in said at least one second level; said network having a plurality of nodes connected to at least one current source; a comparator linked to at least some of said nodes for nominal-actual comparison of currents carried by respective said nodes; said network being configured such that a characteristic output current can be tapped off when an input current is fed into said network from said current source at each of said nodes linked to said comparator for nominal-actual comparison; and said comparator for the nominal-actual comparison being configured such that an error in the characteristic output current from the respective said node results in a change to the information in said circuit in said first level.
- 2. The integrated circuit according to claim 1, which comprises a multiplicity of electrical elements selected from the group consisting of resistances, capacitances, and inductances connected in said network between said nodes.
- 3. The integrated circuit according to claim 2, wherein in that the network is produced by doping a polysilicon layer.
- 4. The integrated circuit according to claim 3, wherein said network is formed with n-in-n doping.
- 5. The integrated circuit according to claim 3, wherein said network is formed with p-in-p doping.
- 6. The integrated circuit according to claim 1, wherein said comparator is an operational amplifier configured for the nominal-actual comparison.
- 7. The integrated circuit according to claim 1, wherein said at least one current source is a signal generator for feeding variable input signals into the network.
- 8. The integrated circuit according to claim 7, wherein said at least one current source for feeding in the current is connected to at least some of said nodes.
- 9. The integrated circuit according to claim 1, wherein said at least one current source for feeding in the current is connected to at least some of said nodes.
- 10. The integrated circuit according to claim 7, which further comprises a computation device connected to said current source and to said comparator and configured to calculate an output signal to be expected from a respective said node.
- 11. The integrated circuit according to claim 10, wherein said comparator is configured to compare the output signal to be expected from a respective said node with the output signal from the respective said node.
- 12. The integrated circuit according to claim 1, wherein said comparator for the nominal-actual comparison is configured such that said circuit in said first level is reset if any error from the nominal value is found.
Priority Claims (1)
Number |
Date |
Country |
Kind |
99 106 321 |
Mar 2001 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/EP00/01764, filed Mar. 1, 2000, which designated the United States.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5053992 |
Gilberg et al. |
Oct 1991 |
A |
5861662 |
Candelore |
Jan 1999 |
A |
Foreign Referenced Citations (1)
Number |
Date |
Country |
0 860 882 |
Aug 1998 |
EP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP00/01764 |
Mar 2000 |
US |
Child |
09/963976 |
|
US |